



# **OPA353 OPA2353 OPA4353**

For most current data sheet and other product information, visit www.burr-brown.com

# High-Speed, Single-Supply, Rail-to-Rail **OPERATIONAL AMPLIFIERS** MicroAmplifier™ Series

## FEATURES

- RAIL-TO-RAIL INPUT
- RAIL-TO-RAIL OUTPUT (within 10mV)
- WIDE BANDWIDTH: 44MHz
- HIGH SLEW RATE: 22V/us
- LOW NOISE: 5nV/√Hz
- LOW THD+NOISE: 0.0006%
- UNITY-GAIN STABLE
- MicroSIZE PACKAGES
- SINGLE, DUAL, AND QUAD

## DESCRIPTION

OPA353 series rail-to-rail CMOS operational amplifiers are designed for low cost, miniature applications. They are optimized for low voltage, single-supply operation. Rail-to-rail input/output, low noise  $(5nV/\sqrt{Hz})$ , and high speed operation (44MHz, 22V/µs) make them ideal for driving sampling analog-to-digital converters. They are also well suited for cell phone PA control loops and video processing (75 $\Omega$  drive capability) as well as audio and general purpose applications. Single, dual, and quad versions have identical specifications for design flexibility.

The OPA353 series operates on a single supply as low as 2.5V with an input common-mode voltage range that

## APPLICATIONS

- CELL PHONE PA CONTROL LOOPS
- DRIVING A/D CONVERTERS
- VIDEO PROCESSING
- DATA ACQUISITION
- PROCESS CONTROL
- AUDIO PROCESSING
- COMMUNICATIONS
- ACTIVE FILTERS
- TEST EQUIPMENT

extends 300mV beyond the supply rails. Output voltage swing is to within 10mV of the supply rails with a  $10k\Omega$ load. Dual and quad designs feature completely independent circuitry for lowest crosstalk and freedom from interaction.

The single (OPA353) packages are the tiny 5-lead SOT-23-5 surface mount and SO-8 surface mount. The dual (OPA2353) comes in the miniature MSOP-8 surface mount and SO-8 surface mount. The quad (OPA4353) packages are the space-saving SSOP-16 surface mount and SO-14 surface mount. All are specified from -40°C to  $+85^{\circ}$ C and operate from  $-55^{\circ}$ C to  $+125^{\circ}$ C.

OPA4353



Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# SPECIFICATIONS: $V_S = 2.7V$ to 5.5V

At T<sub>A</sub> = +25°C, R<sub>L</sub> = 1k $\Omega$  connected to V<sub>S</sub>/2 and V<sub>OUT</sub> = V<sub>S</sub>/2, unless otherwise noted. **Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to +85°C.  $V_S = 5V$ .

|                                                                                                                                                                                                                                                                                                                                                          |                                                                              |                                                                                                                                                                                                                                                                                                                    |                                        | OPA353NA, U<br>OPA2353EA, L<br>OPA4353EA, L              | JA                                     |                                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------|----------------------------------------|-------------------------------------------|--|
| PARAMETER                                                                                                                                                                                                                                                                                                                                                |                                                                              | CONDITION                                                                                                                                                                                                                                                                                                          | MIN                                    | TYP <sup>(1)</sup>                                       | MAX                                    | UNITS                                     |  |
| $\begin{array}{l} \textbf{OFFSET VOLTAGE} \\ \textbf{Input Offset Voltage} \\ \textbf{T}_{A} = -40^{\circ}\textbf{C} \ to \ +85^{\circ}\textbf{C} \\ \textbf{vs Temperature} \\ \textbf{vs Power Supply Rejection Ratio} \\ \textbf{T}_{A} = -40^{\circ}\textbf{C} \ to \ +85^{\circ}\textbf{C} \\ \textbf{Channel Separation (dual, quad)} \end{array}$ | V <sub>os</sub><br>PSRR                                                      | $V_{S} = 5V$<br>$T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$<br>$V_{S} = 2.7V \text{ to } 5.5V, V_{CM} = 0V$<br>$V_{S} = 2.7V \text{ to } 5.5V, V_{CM} = 0V$<br>dc                                                                                                                                              |                                        | ±3<br>± <b>5</b><br>40<br>0.15                           | ±8<br>±1 <b>0</b><br>150<br><b>175</b> | mV<br>mV<br>μV/°C<br>μV/V<br>μV/V<br>μV/V |  |
| INPUT BIAS CURRENT                                                                                                                                                                                                                                                                                                                                       |                                                                              |                                                                                                                                                                                                                                                                                                                    |                                        | 10.5                                                     | 140                                    | - 0                                       |  |
| Input Bias Current<br>$T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                                                                                                                                                                                                                                                                                    | Ι <sub>Β</sub>                                                               |                                                                                                                                                                                                                                                                                                                    | S                                      | ±0.5<br>See Typical Cur                                  | ±10<br>ve                              | рА                                        |  |
| Input Offset Current                                                                                                                                                                                                                                                                                                                                     | I <sub>OS</sub>                                                              |                                                                                                                                                                                                                                                                                                                    |                                        | ±0.5                                                     | ±10                                    | рА                                        |  |
| NOISE<br>Input Voltage Noise, f = 100Hz to 4<br>Input Voltage Noise Density, f = 10H<br>f = 100<br>Current Noise Density, f = 10kHz                                                                                                                                                                                                                      | KHz e <sub>n</sub>                                                           |                                                                                                                                                                                                                                                                                                                    |                                        | 4<br>7<br>5<br>4                                         |                                        | μVrms<br>nV/√Hz<br>nV/√Hz<br>fA/√Hz       |  |
| INPUT VOLTAGE RANGE                                                                                                                                                                                                                                                                                                                                      |                                                                              |                                                                                                                                                                                                                                                                                                                    |                                        |                                                          |                                        |                                           |  |
| Common-Mode Voltage Range<br>Common-Mode Rejection Ratio                                                                                                                                                                                                                                                                                                 | V <sub>CM</sub><br>CMRR                                                      | $-0.1V < V_{CM} < (V+) - 2.4V$<br>$V_S = 5V, -0.1V < V_{CM} < 5.1V$                                                                                                                                                                                                                                                | -0.1<br>76<br>60                       | 86<br>74                                                 | (V+) + 0.1                             | ∨<br>dB<br>dB<br>dB                       |  |
| $T_A = -40^{\circ}C$ to $+85^{\circ}C$<br>INPUT IMPEDANCE                                                                                                                                                                                                                                                                                                |                                                                              | $V_{\rm S} = 5V, -0.1V < V_{\rm CM} < 5.1V$                                                                                                                                                                                                                                                                        | 58                                     |                                                          |                                        | uв                                        |  |
| Differential<br>Common-Mode                                                                                                                                                                                                                                                                                                                              |                                                                              |                                                                                                                                                                                                                                                                                                                    |                                        | 10 <sup>13</sup>    2.5<br>10 <sup>13</sup>    6.5       |                                        | Ω    pF<br>Ω    pF                        |  |
| OPEN-LOOP GAIN<br>Open-Loop Voltage Gain<br>$T_A = -40^{\circ}C$ to +85°C<br>$T_A = -40^{\circ}C$ to +85°C                                                                                                                                                                                                                                               | A <sub>OL</sub>                                                              | $\begin{array}{l} R_L = 10 k \Omega, \ 50 mV < V_O < (V+) - 50 mV \\ R_L = 10 k \Omega, \ 50 mV < V_O < (V+) - 50 mV \\ R_L = 1 k \Omega, \ 200 mV < V_O < (V+) - 200 mV \\ R_L = 1 k \Omega, \ 200 mV < V_O < (V+) - 200 mV \end{array}$                                                                          | 100<br><b>100</b><br>100<br><b>100</b> | 122<br>120                                               |                                        | dB<br>dB<br>dB<br>dB                      |  |
| FREQUENCY RESPONSE                                                                                                                                                                                                                                                                                                                                       |                                                                              | $C_{L} = 100 \text{pF}$                                                                                                                                                                                                                                                                                            | 100                                    |                                                          |                                        | 40                                        |  |
| Gain-Bandwidth Product<br>Slew Rate<br>Settling Time, 0.1%<br>0.01%<br>Overload Recovery Time<br>Total Harmonic Distortion + Noise<br>Differential Gain Error<br>Differential Phase Error                                                                                                                                                                | GBW<br>SR<br>THD+N                                                           | $\begin{array}{c} G = 1 \\ G = 1 \\ G = 1 \\ G = \pm 1, \ 2V \ Step \\ G = \pm 1, \ 2V \ Step \\ V_{IN} \bullet G = V_S \\ R_L = 600\Omega, \ V_O = 2.5Vp \cdot p^{(2)}, \ G = 1, \ f = 1 \ kHz \\ G = 2, \ R_L = 600\Omega, \ V_O = 1.4 \ V^{(3)} \\ G = 2, \ R_L = 600\Omega, \ V_O = 1.4 \ V^{(3)} \end{array}$ |                                        | 44<br>22<br>0.22<br>0.5<br>0.1<br>0.0006<br>0.17<br>0.17 |                                        | MHz<br>V/μs<br>μs<br>μs<br>%<br>deg       |  |
| OUTPUT                                                                                                                                                                                                                                                                                                                                                   |                                                                              |                                                                                                                                                                                                                                                                                                                    |                                        | 10                                                       | 50                                     | N.                                        |  |
| Voltage Output Swing from Rail <sup>(4)</sup><br>$T_A = -40^{\circ}C$ to $+85^{\circ}C$<br>$T_A = -40^{\circ}C$ to $+85^{\circ}C$<br>Output Current<br>Short-Circuit Current<br>Capacitive Load Drive                                                                                                                                                    | V <sub>OUT</sub><br>I <sub>OUT</sub><br>I <sub>SC</sub><br>C <sub>LOAD</sub> | $\label{eq:relation} \begin{split} R_L &= 10k\Omega, \; A_{OL} \geq 100dB \\ R_L &= 10k\Omega, \; A_{OL} \geq 100dB \\ R_L &= 1k\Omega, \; A_{OL} \geq 100dB \\ R_L &= 1k\Omega, \; A_{OL} \geq 100dB \end{split}$                                                                                                 | S                                      | 10<br>25<br>±40 <sup>(5)</sup><br>±80<br>See Typical Cur | 50<br>50<br>200<br>200                 | mV<br>mV<br>mV<br>mA<br>mA                |  |
| POWER SUPPLY                                                                                                                                                                                                                                                                                                                                             |                                                                              |                                                                                                                                                                                                                                                                                                                    |                                        |                                                          |                                        |                                           |  |
| Operating Voltage Range<br>Minimum Operating Voltage                                                                                                                                                                                                                                                                                                     | Vs                                                                           | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                                                                                                                                                                                                                                      | 2.7                                    | 2.5                                                      | 5.5                                    | V<br>V                                    |  |
| Quiescent Current (per amplifier)<br>$T_A = -40^{\circ}C$ to +85°C                                                                                                                                                                                                                                                                                       | Ι <sub>Q</sub>                                                               | $I_{O} = 0$ $I_{O} = 0$                                                                                                                                                                                                                                                                                            |                                        | 5.2                                                      | 8<br>9                                 | mA<br>mA                                  |  |
| TEMPERATURE RANGE<br>Specified Range<br>Operating Range<br>Storage Range<br>Thermal Resistance                                                                                                                                                                                                                                                           | $	heta_{JA}$                                                                 |                                                                                                                                                                                                                                                                                                                    | -40<br>-55<br>-55                      |                                                          | +85<br>+125<br>+125                    | °C<br>°C<br>°C                            |  |
| SOT-23-5<br>MSOP-8 Surface Mount<br>SO-8 Surface Mount<br>SSOP-16 Surface Mount<br>SO-14 Surface Mount                                                                                                                                                                                                                                                   | υJA                                                                          |                                                                                                                                                                                                                                                                                                                    |                                        | 200<br>150<br>150<br>100<br>100                          |                                        | °C/W<br>°C/W<br>°C/W<br>°C/W<br>°C/W      |  |

NOTES: (1) V<sub>S</sub> = +5V. (2) V<sub>OUT</sub> = 0.25V to 2.75V. (3) NTSC signal generator used. See Figure 6 for test circuit. (4) Output voltage swings are measured between the output and power supply rails. (5) See typical performance curve, "Output Voltage Swing vs Output Swing."



#### **PIN CONFIGURATION**



#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Supply Voltage                                     | 5.5V                     |
|----------------------------------------------------|--------------------------|
| Signal Input Terminals, Voltage <sup>(2)</sup> (V- | -) - 0.3V to (V+) + 0.3V |
| Current <sup>(2)</sup>                             | 10mA                     |
| Output Short-Circuit <sup>(3)</sup>                | Continuous               |
| Operating Temperature                              | 55°C to +125°C           |
| Storage Temperature                                | 55°C to +125°C           |
| Junction Temperature                               | 150°C                    |
| Lead Temperature (soldering, 10s)                  | 300°C                    |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Input terminals are diode-clamped to the power supply rails. Input signals that can swing more than 0.3V beyond the supply rails should be current-limited to 10mA or less. (3) Short circuit to ground, one amplifier per package.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT                                  | PACKAGE                                                | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE          | PACKAGE<br>MARKING               | ORDERING<br>NUMBER <sup>(2)</sup>                            | TRANSPORT<br>MEDIA                                       |
|------------------------------------------|--------------------------------------------------------|---------------------------------------------|--------------------------------------------|----------------------------------|--------------------------------------------------------------|----------------------------------------------------------|
| Single<br>OPA353NA<br>"<br>OPA353UA<br>" | 5-Lead SOT-23-5<br>"<br>SO-8 Surface Mount<br>"        | 331<br>"<br>182<br>"                        | -40°C to +85°C<br>"<br>-40°C to +85°C<br>" | D53<br>"<br>OPA353UA<br>"        | OPA353NA/250<br>OPA353NA/3K<br>OPA353UA<br>OPA353UA/2K5      | Tape and Reel<br>Tape and Reel<br>Rails<br>Tape and Reel |
| Dual<br>OPA2353EA<br>"<br>OPA2353UA      | MSOP-8 Surface Mount<br>"<br>SO-8 Surface Mount<br>"   | 337<br>"<br>182<br>"                        | -40°C to +85°C<br>"<br>-40°C to +85°C<br>" | E53<br>"<br>OPA2353UA<br>"       | OPA2353EA/250<br>OPA2353EA/2K5<br>OPA2353UA<br>OPA2353UA/2K5 | Tape and Reel<br>Tape and Reel<br>Rails<br>Tape and Reel |
| Quad<br>OPA4353EA<br>"<br>OPA4353UA<br>" | SSOP-16 Surface Mount<br>"<br>SO-14 Surface Mount<br>" | 322<br>"<br>235<br>"                        | -40°C to +85°C<br>"<br>-40°C to +85°C<br>" | OPA4353EA<br>"<br>OPA4353UA<br>" | OPA4353EA/250<br>OPA4353EA/2K5<br>OPA4353UA<br>OPA4353UA/2K5 | Tape and Reel<br>Tape and Reel<br>Rails<br>Tape and Reel |

NOTES: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of "OPA2353EA/2K5" will get a single 2500-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to Appendix B of Burr-Brown IC Data Book.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.





## **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C,  $V_S$  = +5V, and  $R_L$  = 1k $\Omega$  connected to  $V_S$ /2, unless otherwise noted.













## **TYPICAL PERFORMANCE CURVES (CONT)**

At T<sub>A</sub> = +25°C, V<sub>S</sub> = +5V, and R<sub>L</sub> = 1k $\Omega$  connected to V<sub>S</sub>/2, unless otherwise noted.





COMMON-MODE AND POWER SUPPLY **REJECTION RATIO vs TEMPERATURE** 90 110 CMRR,  $V_S = 5V$ ( $V_{CM} = -0.1V$  to +5.1V) 80 100 CMRR (dB) PSRR (dB) 70 90 PSRR 60 80 50 70 -75 -50 -25 0 25 50 75 100 125 Temperature (°C)





QUIESCENT CURRENT vs SUPPLY VOLTAGE



## **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A$  = +25°C,  $V_S$  = +5V, and  $R_L$  = 1k $\Omega$  connected to  $V_S/2$ , unless otherwise noted.









MAXIMUM OUTPUT VOLTAGE vs FREQUENCY 6  $V_{s} = 5.5V$ Maximum output voltage without 5 slew rate-induced Output Voltage (Vp-p) distortion 4 3  $V_{c} = 2.7V$ 2 1 0 100k 1M 10M 100M Frequency (Hz)





## **TYPICAL PERFORMANCE CURVES (CONT)**

At T\_A = +25°C, V\_S = +5V, and R\_L = 1k\Omega connected to V\_S/2, unless otherwise noted.





SMALL-SIGNAL OVERSHOOT vs LOAD CAPACITANCE 80 70 G = ' 60 Overshoot (%) 50 G 40 30 20  $= \pm 10$ 10 0 10 100 1k 10k 100k 1M Load Capacitance (pF)







## **APPLICATIONS INFORMATION**

OPA353 series op amps are fabricated on a state-of-the-art 0.6 micron CMOS process. They are unity-gain stable and suitable for a wide range of general purpose applications. Rail-to-rail input/output make them ideal for driving sampling A/D converters. They are well suited for controlling the output power in cell phones. These applications often require high speed and low noise. In addition, the OPA353 series offers a low cost solution for general purpose and consumer video applications (75 $\Omega$  drive capability).

Excellent ac performance makes the OPA353 series well suited for audio applications. Their bandwidth, slew rate, low noise (5nV/ $\sqrt{Hz}$ ), low THD (0.0006%), and small package options are ideal for these applications. The class AB output stage is capable of driving 600 $\Omega$  loads connected to any point between V+ and ground.

Rail-to-rail input and output swing significantly increases dynamic range, especially in low voltage supply applications. Figure 1 shows the input and output waveforms for



FIGURE 1. Rail-to-Rail Input and Output.

the OPA353 in unity-gain configuration. Operation is from a single +5V supply with a 1k $\Omega$  load connected to V<sub>S</sub>/2. The input is a 5Vp-p sinusoid. Output voltage is approximately 4.95Vp-p.

Power supply pins should be by passed with  $0.01 \mu F$  ceramic capacitors.

### **OPERATING VOLTAGE**

OPA353 series op amps are fully specified from +2.7V to +5.5V. However, supply voltage may range from +2.5V to +5.5V. Parameters are guaranteed over the specified supply range—a unique feature of the OPA353 series. In addition, many specifications apply from  $-40^{\circ}$ C to  $+85^{\circ}$ C. Most behavior remains virtually unchanged throughout the full operating voltage range. Parameters which vary significantly with operating voltages or temperature are shown in the typical performance curves.

### **RAIL-TO-RAIL INPUT**

The guaranteed input common-mode voltage range of the OPA353 series extends 100mV beyond the supply rails. This is achieved with a complementary input stage—an N-channel input differential pair in parallel with a P-channel differential pair (see Figure 2). The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.8V to 100mV above the positive supply, while the P-channel pair is on for inputs from 100mV below the negative supply to approximately (V+) - 1.8V. There is a small transition region, typically (V+) - 2V to (V+) - 1.6V, in which both pairs are on. This 400mV transition region can vary ±400mV with process variation. Thus, the transition region (both input stages on) can range from (V+) - 2.4V to (V+) - 2.0V on the low end, up to (V+) - 1.6V to (V+) - 1.2V on the high end.



FIGURE 2. Simplified Schematic.

OPA353, 2353, 4353



A double-folded cascode adds the signal from the two input pairs and presents a differential signal to the class AB output stage. Normally, input bias current is approximately 500fA. However, large inputs (greater than 300mV beyond the supply rails) can turn on the OPA353's input protection diodes, causing excessive current to flow in or out of the input pins. Momentary voltages greater than 300mV beyond the power supply can be tolerated if the current on the input pins is limited to 10mA. This is easily accomplished with an input resistor as shown in Figure 3. Many input signals are inherently current-limited to less than 10mA, therefore, a limiting resistor is not required.



FIGURE 3. Input Current Protection for Voltages Exceeding the Supply Voltage.

#### **RAIL-TO-RAIL OUTPUT**

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. For light resistive loads (>10k $\Omega$ ), the output voltage swing is typically ten millivolts from the supply rails. With heavier resistive loads (600 $\Omega$  to 10k $\Omega$ ), the output can swing to within a few tens of millivolts from the supply rails and maintain high open-loop gain. See the typical performance curves "Output Voltage Swing vs Output Current" and "Open-Loop Gain vs Output Voltage."

#### CAPACITIVE LOAD AND STABILITY

OPA353 series op amps can drive a wide range of capacitive loads. However, all op amps under certain conditions may become unstable. Op amp configuration, gain, and load value are just a few of the factors to consider when determining stability. An op amp in unity gain configuration is the most susceptible to the effects of capacitive load. The capacitive load reacts with the op amp's output impedance, along with any additional load resistance, to create a pole in the small-signal response which degrades the phase margin.

In unity gain, OPA353 series op amps perform well with large capacitive loads. Increasing gain enhances the amplifier's ability to drive more capacitance. The typical performance curve "Small-Signal Overshoot vs Capacitive Load" shows performance with a  $1k\Omega$  resistive load. Increasing load resistance improves capacitive load drive capability.

#### FEEDBACK CAPACITOR IMPROVES RESPONSE

For optimum settling time and stability with high-impedance feedback networks, it may be necessary to add a feedback capacitor across the feedback resistor,  $R_F$ , as shown in Figure 4. This capacitor compensates for the zero created by the feedback network impedance and the OPA353's input capacitance (and any parasitic layout capacitance). The effect becomes more significant with higher impedance networks.



FIGURE 4. Feedback Capacitor Improves Dynamic Performance.

It is suggested that a variable capacitor be used for the feedback capacitor since input capacitance may vary between op amps and layout capacitance is difficult to determine. For the circuit shown in Figure 4, the value of the variable feedback capacitor should be chosen so that the input resistance times the input capacitance of the OPA353 (typically 9pF) plus the estimated parasitic layout capacitance equals the feedback capacitor times the feedback resistor:

$$R_{IN} \bullet C_{IN} = R_F \bullet C_F$$

where  $C_{IN}$  is equal to the OPA353's input capacitance (sum of differential and common-mode) plus the layout capacitance. The capacitor can be varied until optimum performance is obtained.

#### **DRIVING A/D CONVERTERS**

OPA353 series op amps are optimized for driving medium speed (up to 500kHz) sampling A/D converters. However, they also offer excellent performance for higher speed converters. The OPA353 series provides an effective means of buffering the A/D's input capacitance and resulting charge injection while providing signal gain. For applications requiring high accuracy, the OPA350 series is recommended.





Figure 5 shows the OPA353 driving an ADS7861. The ADS7861 is a dual, 12-bit, 500kHz sampling converter in the small SSOP-24 package. When used with the miniature package options of the OPA353 series, the combination is ideal for space-limited and low power applications. For further information consult the ADS7861 data sheet.

#### **OUTPUT IMPEDANCE**

The low frequency open-loop output impedance of the OPA353's common-source output stage is approximately  $1k\Omega$ . When the op amp is connected with feedback, this value is reduced significantly by the loop gain of the op amp. For example, with 122dB of open-loop gain, the output impedance is reduced in unity-gain to less than  $0.001\Omega$ . For each decade rise in the closed-loop gain, the loop gain is reduced by the same amount which results in a ten-fold increase in output impedance (see the typical performance curve, "Output Impedance vs Frequency").

At higher frequencies, the output impedance will rise as the open-loop gain of the op amp drops. However, at these frequencies the output also becomes capacitive due to parasitic capacitance. This prevents the output impedance from becoming too high, which can cause stability problems when driving capacitive loads. As mentioned previously, the OPA353 has excellent capacitive load drive capability for an op amp with its bandwidth.

#### VIDEO LINE DRIVER

Figure 6 shows a circuit for a single supply, G = 2 composite video line driver. The synchronized outputs of a composite video line driver extend below ground. As shown, the input to the op amp should be ac-coupled and shifted positively to provide adequate signal swing to account for these negative signals in a single-supply configuration.

The input is terminated with a 75 $\Omega$  resistor and ac-coupled with a 47 $\mu$ F capacitor to a voltage divider that provides the dc bias point to the input. In Figure 6, this point is approximately (V–) + 1.7V. Setting the optimal bias point requires some understanding of the nature of composite video signals. For best performance, one should be careful to avoid the distortion caused by the transition region of the OPA353's complementary input stage. Refer to the discussion of rail-to-rail input.



FIGURE 5. OPA4353 Driving Sampling A/D Converter.

OPA353, 2353, 4353





FIGURE 6. Single-Supply Video Line Driver.



FIGURE 7. Two Op-Amp Instrumentation Amplifier With Improved High Frequency Common-Mode Rejection.



FIGURE 8. Transimpedance Amplifier.







FIGURE 9. 10kHz Low-Pass Filter.



11



10-Jun-2014

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| OPA2353EA/250    | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | E53                     | Samples |
| OPA2353EA/250G4  | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | E53                     | Samples |
| OPA2353EA/2K5    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | E53                     | Samples |
| OPA2353EA/2K5G4  | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | E53                     | Samples |
| OPA2353UA        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2353UA           | Samples |
| OPA2353UA/2K5    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2353UA           | Samples |
| OPA2353UA/2K5G4  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2353UA           | Samples |
| OPA2353UAG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2353UA           | Samples |
| OPA353NA/250     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | D53                     | Samples |
| OPA353NA/250G4   | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | D53                     | Samples |
| OPA353NA/3K      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | D53                     | Samples |
| OPA353NA/3KG4    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | D53                     | Samples |
| OPA353UA         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>353UA            | Samples |
| OPA353UA/2K5     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>353UA            | Samples |
| OPA353UAG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>353UA            | Samples |
| OPA4353EA/250    | ACTIVE | SSOP         | DBQ                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>4353EA           | Samples |
| OPA4353EA/250G4  | ACTIVE | SSOP         | DBQ                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>4353EA           | Samples |



10-Jun-2014

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| OPA4353EA/2K5    | ACTIVE        | SSOP         | DBQ                | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR |              | OPA<br>4353EA           | Samples |
| OPA4353EA/2K5G4  | ACTIVE        | SSOP         | DBQ                | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR |              | OPA<br>4353EA           | Samples |
| OPA4353UA        | ACTIVE        | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR |              | OPA4353UA               | Samples |
| OPA4353UA/2K5    | ACTIVE        | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 85    | OPA4353UA               | Samples |
| OPA4353UA/2K5G4  | ACTIVE        | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 85    | OPA4353UA               | Samples |
| OPA4353UAG4      | ACTIVE        | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR |              | OPA4353UA               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

### PACKAGE OPTION ADDENDUM

10-Jun-2014

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina |                 |                    |    |      |                          | -                        |            |            |            |            |           | -                |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA2353EA/250              | VSSOP           | DGK                | 8  | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2353EA/2K5              | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2353UA/2K5              | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA353UA/2K5               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4353EA/250              | SSOP            | DBQ                | 16 | 250  | 180.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4353EA/2K5              | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4353UA/2K5              | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

24-Jul-2013



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2353EA/250 | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA2353EA/2K5 | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2353UA/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA353UA/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA4353EA/250 | SSOP         | DBQ             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| OPA4353EA/2K5 | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| OPA4353UA/2K5 | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **GENERIC PACKAGE VIEW**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## **DBQ0016A**



### **PACKAGE OUTLINE**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MO-137, variation AB.



## DBQ0016A

## **EXAMPLE BOARD LAYOUT**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBQ0016A

## **EXAMPLE STENCIL DESIGN**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



DBV (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- All linear dimensions are in millimeters. A.
  - This drawing is subject to change without notice. Β.
  - Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
  - D. Falls within JEDEC MO-178 Variation AA.



DBV (R-PDSO-G5)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## DGK (S-PDSO-G8)

### PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated