



Order

Now





Reference Design



## TPS7A80

SBVS135J-JUNE 2010-REVISED JANUARY 2018

# TPS7A80 Low-Noise, Wide-Bandwidth, High PSRR, Low-Dropout 1-A Linear Regulator

## 1 Features

- Low-Dropout 1-A Regulator With Enable
- Adjustable Output Voltages: 0.8 V to 6 V
- Fixed Output Voltages: 0.8 V to 6 V
- Wide-Bandwidth High PSRR:
  - 63 dB at 1 kHz
  - 57 dB at 100 kHz
  - 38 dB at 1 MHz
- Low Noise: (14 ×  $V_{OUT}$  )  $\mu V_{RMS}$  Typical (100 Hz to 100 kHz)
- Stable with a 4.7-µF Ceramic Capacitor
- Excellent Load/Line Transient Response
- 3% Overall Accuracy (Over Load/Line/Temp)
- Overcurrent and Overtemperature Protection
- Very Low Dropout: 170 mV Typical at 1 A
- 3-mm × 3-mm VSON-8 DRB Package

## 2 Applications

- Telecom Infrastructure
- Audio
- High-Speed I/F (PLL/VCO)

## 3 Description

The TPS7A80 family of low-dropout linear regulators (LDOs) offer very high power-supply ripple rejection (PSRR) at the output. This LDO family uses an advanced BiCMOS process and a PMOSFET pass device to achieve very low noise, excellent transient response, and excellent PSRR performance.

The TPS7A80 family is stable with a  $4.7-\mu$ F ceramic output capacitor, and uses a precision voltage reference and feedback loop to achieve a worst-case accuracy of 3% over all load, line, process, and temperature variations.

This family is fully specified over the temperature range of  $T_J = -40^{\circ}$ C to +125°C, and is offered in a 3-mm × 3-mm, VSON-8 package with a thermal pad.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| TPS7A80     | VSON (8) | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.

## **Typical Application Diagram**



1

# **Table of Contents** Features ..... 1

| 2 | Арр  | plications                       | 1  |
|---|------|----------------------------------|----|
| 3 | Des  | cription                         | 1  |
| 4 | Rev  | vision History                   | 2  |
| 5 | Pin  | Configuration and Functions      | 4  |
| 6 | Spe  | cifications                      | 5  |
|   | 6.1  | Absolute Maximum Ratings         | 5  |
|   | 6.2  | ESD Ratings                      | 5  |
|   | 6.3  | Recommended Operating Conditions | 5  |
|   | 6.4  | Thermal Information              | 5  |
|   | 6.5  | Electrical Characteristics       | 6  |
|   | 6.6  | Typical Characteristics          | 7  |
| 7 | Deta | ailed Description                | 12 |
|   | 7.1  | Overview                         | 12 |
|   | 7.2  | Functional Block Diagram         | 12 |
|   | 7.3  | Feature Description              | 13 |
|   |      |                                  |    |

|    | 7.4  | Device Functional Modes                         | 14 |
|----|------|-------------------------------------------------|----|
| 8  | Арр  | lication and Implementation                     | 15 |
|    | 8.1  | Application Information                         | 15 |
|    | 8.2  | Typical Application                             | 15 |
| 9  | Pow  | er Supply Recommendations                       | 18 |
| 10 | Lay  | out                                             | 18 |
|    | 10.1 | Layout Guidelines                               | 18 |
|    | 10.2 | Layout Example                                  | 21 |
| 11 | Dev  | ice and Documentation Support                   | 22 |
|    | 11.1 | Documentation Support                           | 22 |
|    | 11.2 | Receiving Notification of Documentation Updates | 22 |
|    | 11.3 | Community Resources                             | 22 |
|    | 11.4 | Trademarks                                      | 22 |
|    | 11.5 | Electrostatic Discharge Caution                 | 22 |
|    | 11.6 | Glossary                                        | 22 |
| 12 |      | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 22 |
|    |      |                                                 |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision I (August 2015) to Revision J

| • | Added new fixed voltage devices and associated content to data sheet                          | 1 |
|---|-----------------------------------------------------------------------------------------------|---|
| • | Changed device name to generic part number to show new fixed voltage device options           | 1 |
| • | Added SNS pin and description to Pin Functions table                                          | 4 |
| • | Changed T <sub>A</sub> to T <sub>J</sub> in <i>Recommended Operating Conditions</i> table     | 5 |
| • | Added fixed-voltage-version values to Electrical Characteristics table                        | 6 |
| • | Added test conditions to V <sub>NR</sub> parameter in <i>Electrical Characteristics</i> table | 6 |
| • | Added new note (3) to output accuracy parameter in <i>Electrical Characteristics</i> table    | 6 |
| • | Deleted typical value for I <sub>SHDN</sub> in <i>Electrical Characteristics</i> table        | 6 |

## Changes from Revision H (January 2013) to Revision I

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | . 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Deleted "Fixed Output Voltages: 0.8 V to 5 V Using Innovating Facatory EEPROM Programming" bullet from Features                                                                                                                                                                     | . 1 |
| • | Changed "12.6" to "14" in Low Noise bullet                                                                                                                                                                                                                                          | . 1 |
| • | Deleted SNS row from Pin Functions table                                                                                                                                                                                                                                            | . 4 |
| • | Deleted fixed version from V <sub>OUT</sub> row in <i>Electrical Characteristics</i>                                                                                                                                                                                                | . 6 |
| • | Deleted ISNS row from Electrical Characteristics                                                                                                                                                                                                                                    | . 6 |
|   |                                                                                                                                                                                                                                                                                     |     |

## Changes from Revision G (April 2012) to Revision H

| • | Updated Figure 8 | 7 |
|---|------------------|---|

# EXAS ISTRUMENTS

www.ti.com

Page

Page



| Changes from Revision F (March 2012) to Revision G                                 | Page |
|------------------------------------------------------------------------------------|------|
| Changed Thermal Information table values, added new footnote 2, changed footnote 3 |      |
| Changes from Revision E (February 2012) to Revision F                              | Page |
| Changed Low Noise Features bullet                                                  | 1    |
| Updated Equation 3                                                                 |      |
| Changes from Revision D (December 2010) to Revision E                              | Page |
| Changed Low Noise Features bullet                                                  |      |
| Changed caption of front-page application circuit                                  |      |
| Updated Figure 12                                                                  |      |
| Updated Figure 26                                                                  | 10   |
| Added Equation 1 note in Start-up section                                          |      |
| Updated Equation 3                                                                 |      |
| Changes from Revision C (September, 2010) to Revision D                            | Page |
| Updated front-page figure with new characteristic graph                            |      |
| Revised Figure 17                                                                  |      |
| Changed Figure 18                                                                  |      |
| Changes from Revision B (August, 2010) to Revision C                               | Page |
| Changed data sheet title                                                           | 1    |
| Changed ultra-high PSRR to wide-bandwidth lhgh PSRR in Features list               |      |
| Corrected typos in Figure 21 through Figure 23                                     |      |

• Revised first paragraph of Application Information to remove phrase ultra-wide bandwidth ...... 15

TEXAS INSTRUMENTS

www.ti.com

## 5 Pin Configuration and Functions

| DRB Package<br>8-Pin VSON<br>Top View |    |   |    |  |
|---------------------------------------|----|---|----|--|
| OUT                                   | 11 | 8 | IN |  |
| OUT                                   | 2  | 7 | IN |  |
| FB/SNS                                | 3  | 6 | NR |  |
| GND                                   | 4  | 5 | EN |  |

## **Pin Functions**

| PIN    |        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                          |  |
|--------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME   | NO.    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                          |  |
| EN     | 5      | I   | iving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into utdown mode. Refer to <i>Shutdown</i> in the <i>Application and Implementation</i> section for more details. EN ust not be left floating and can be connected to IN if not used. |  |
| FB/SNS | 3      | I   | FB (adjustable version only): This pin is the input to the control loop error amplifier and is used to set the output voltage of the device.<br>SNS (fixed versions only): Output voltage sense pin. <sup>(1)</sup>                                                                  |  |
| GND    | 4, pad | —   | Ground.                                                                                                                                                                                                                                                                              |  |
| IN     | 7, 8   | I   | Unregulated input supply.                                                                                                                                                                                                                                                            |  |
| OUT    | 1, 2   | 0   | Regulator output. A 4.7- $\mu$ F or larger capacitor of any type is required for stability.                                                                                                                                                                                          |  |
| NR     | 6      |     | Connect an external capacitor between this pin and ground to reduce output noise to very low levels. Also, the capacitor slows down the $V_{OUT}$ ramp (RC softstart).                                                                                                               |  |

(1) In order to minimize the trace resistive drop, connect the SNS pin close to the load, and make sure that the trace inductance to the load is also minimized.



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                            | MIN     | MAX                  | UNIT |
|-------------|--------------------------------------------|---------|----------------------|------|
|             | IN                                         | -0.3    | 7                    |      |
|             | FB, NR                                     | -0.3    | 3.6                  | V    |
| Voltage     | EN                                         | -0.3    | $V_{IN} + 0.3^{(2)}$ | v    |
|             | OUT                                        | -0.3    | 7                    |      |
| Current     | OUT                                        | Interna | Internally Limited   |      |
|             | Operating virtual junction, T <sub>J</sub> | -55     | 150                  |      |
| Temperature | Operating free air temperature, $T_A$      | -40     | 125                  | °C   |
|             | Storage, T <sub>stg</sub>                  | -55     | 150                  |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2)  $V_{EN}$  absolute maximum rating is  $V_{IN}$  + 0.3 V or 7 V, whichever is smaller.

## 6.2 ESD Ratings

|                    |               |                                                                                          | VALUE | UNIT |
|--------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN | MAX | UNIT |
|------------------|--------------------------------|-----|-----|------|
| V <sub>IN</sub>  | Input voltage <sup>(1)</sup>   | 2.2 | 6.5 | V    |
| I <sub>OUT</sub> | Output current                 | 0   | 1   | A    |
| TJ               | Operating junction temperature | -40 | 125 | °C   |
| T <sub>A</sub>   | Operating free air temperature | -40 | 125 | °C   |

(1) Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or 2.2 V, whichever is greater.

## 6.4 Thermal Information

|                       |                                              | TPS7A80                   |      |
|-----------------------|----------------------------------------------|---------------------------|------|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | DRB (VSON) <sup>(3)</sup> | UNIT |
|                       |                                              | 8 PINS                    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 47.8                      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 53.9                      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 23.4                      | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1                         | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 23.5                      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.4                       | °C/W |

(1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.

(3) Thermal data for the DRB package are derived by thermal simulations based on JEDEC-standard methodology as specified in the JESD51 series. The following assumptions are used in the simulations:

(a) The exposed pad is connected to the PCB ground layer through a  $2 \times 2$  thermal via array.

(b) The top and bottom copper layers are assumed to have a 5% thermal conductivity of copper representing a 20% copper coverage.

(c) This data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3 inches x 3 inches copper area. To understand the effects of the copper area on thermal performance, refer to the *Power Dissipation* and *Estimating Junction Temperature* sections.

## 6.5 Electrical Characteristics

At  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2.2 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = 2.2$  V,  $C_{OUT} = 4.7 \mu$ F, and  $C_{NR} = 0.01 \mu$ F (unless otherwise noted). TPS7A8001 tested at  $V_{OUT} = 0.8$  V and  $V_{OUT} = 6$  V. Typical values are at  $T_J = 25^{\circ}$ C.

|                                   | PARAMETER                            | TEST CONDITI                                                                                                 | IONS                          | MIN  | TYP                    | MAX  | UNIT          |
|-----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------|------|------------------------|------|---------------|
| .,                                |                                      | Adjustable and Fixed V <sub>OUT</sub> =                                                                      | 1.2 V                         | 0.79 | 0.8                    | 0.81 | V             |
| V <sub>NR</sub>                   | Internal reference                   | Fixed V <sub>OUT</sub> ≥ 1.8 V                                                                               |                               | 1.23 | 1.243                  | 1.26 | V             |
|                                   |                                      | Adjustable version only (TPS                                                                                 | 57A8001)                      | 0.8  |                        | 6    | V             |
| V <sub>OUT</sub>                  | Output voltage                       | Fixed versions only                                                                                          |                               | 1.2  |                        | 5    | V             |
|                                   | (1)(2)                               | V <sub>OUT</sub> + 0.5 V ≤ V <sub>IN</sub> ≤ 6 V, V <sub>IN</sub><br>100 mA ≤ I <sub>OUT</sub> ≤ 500 mA, 0°C |                               | -2%  |                        | 2%   |               |
|                                   | Output accuracy <sup>(1)(2)</sup>    | $V_{OUT}$ + 0.5 V ≤ $V_{IN}$ ≤ 6.5 V, V<br>100 mA ≤ $I_{OUT}$ ≤ 1 A                                          | / <sub>IN</sub> ≥ 2.2 V,      | -3%  | ±0.3%                  | 3%   |               |
| $\Delta V_{OUT} / \Delta V_{IN}$  | Line regulation                      | $V_{OUT(NOM)}$ + 0.5 V $\leq$ V <sub>IN</sub> $\leq$ 6.5 $I_{OUT}$ = 100 mA                                  | 5 V, V <sub>IN</sub> ≥ 2.2 V, |      | 150                    |      | μV/V          |
| $\Delta V_{OUT} / \Delta I_{OUT}$ | Load regulation                      | 100 mA ≤ I <sub>OUT</sub> ≤ 1 A                                                                              |                               |      | 2                      |      | μV/mA         |
|                                   |                                      | $V_{OUT}$ + 0.5 V ≤ $V_{IN}$ ≤ 6.5 V, V<br>I <sub>OUT</sub> = 500 mA, V <sub>FB</sub> = GND c                |                               |      |                        | 250  | mV            |
| V <sub>DO</sub>                   | Dropout voltage <sup>(3)</sup>       | $V_{OUT}$ + 0.5 V ≤ $V_{IN}$ ≤ 6.5 V, V<br>I <sub>OUT</sub> = 750 mA, V <sub>FB</sub> = GND o                |                               |      |                        | 350  | mV            |
|                                   |                                      | $V_{OUT}$ + 0.5 V ≤ $V_{IN}$ ≤ 6.5 V, V<br>$I_{OUT}$ = 1 A, $V_{FB}$ = GND or $V_S$                          |                               |      |                        | 500  | mV            |
| I <sub>CL</sub>                   |                                      | $V_{OUT} = 0.85 \times V_{OUT(NOM)},$                                                                        | Adjustable                    | 1100 | 1400                   | 2000 |               |
|                                   | Output current limit                 | $V_{\rm IN} \ge 3.3 \text{ V}$                                                                               | Fixed                         | 1100 |                        | 2000 | mA            |
| I <sub>GND</sub>                  | Ground pin current                   | I <sub>OUT</sub> = 1 mA, adjustable versi                                                                    |                               | 60   | 100                    | μA   |               |
|                                   |                                      | I <sub>OUT</sub> = 1 mA, fixed versions of                                                                   |                               |      | 120                    | μA   |               |
|                                   |                                      | I <sub>OUT</sub> = 1 A                                                                                       |                               |      | 350                    | μA   |               |
| I <sub>SHDN</sub>                 | Shutdown current (I <sub>GND</sub> ) | V <sub>EN</sub> ≤ 0.4 V, V <sub>IN</sub> ≥ 2.2 V, R <sub>L</sub> =<br>85°C                                   |                               |      | 2                      | μA   |               |
| I <sub>FB</sub>                   | Feedback pin current<br>(TPS7A8001)  | $V_{IN} = 6.5 \text{ V}, V_{FB} = 0.8 \text{ V}$                                                             |                               |      | 0.02                   | 1    | μA            |
|                                   | Power-supply rejection ratio         |                                                                                                              | f = 100 Hz                    |      | 48                     |      | dB            |
|                                   |                                      |                                                                                                              | f = 1 kHz                     |      | 63                     |      | dB            |
| PSRR                              |                                      | V <sub>IN</sub> = 4.3 V, V <sub>OUT</sub> = 3.3 V,<br>I <sub>OUT</sub> = 750 mA                              | f = 10 kHz                    |      | 63                     |      | dB            |
|                                   |                                      | 1001 - 730 117                                                                                               | f = 100 kHz                   |      | 57                     |      | dB            |
|                                   |                                      |                                                                                                              | f = 1 MHz                     |      | 38                     |      | dB            |
|                                   |                                      | BW = 100 Hz to 100 kHz,                                                                                      | $C_{NR} = 0.001 \ \mu F$      | 1    | 4.6 × V <sub>OUT</sub> |      | $\mu V_{RMS}$ |
| V <sub>N</sub>                    | Output noise voltage                 | $V_{IN} = 4.3 V, V_{OUT} = 3.3 V,$                                                                           | $C_{NR} = 0.01 \ \mu F$       | 1    | 4.3 × V <sub>OUT</sub> |      | $\mu V_{RMS}$ |
|                                   |                                      | I <sub>OUT</sub> = 100 mA                                                                                    | $C_{NR} = 0.1 \mu F$          | 1    | 3.9 × V <sub>OUT</sub> |      | $\mu V_{RMS}$ |
|                                   | Enchla high (anchlad)                | $2.2 \text{ V} \le \text{V}_{\text{IN}} \le 3.6 \text{ V}, \text{ R}_{\text{L}} = 1 \text{ ks}$              | 1.2                           |      |                        | V    |               |
| V <sub>EN(HI)</sub>               | Enable high (enabled)                | $3.6 \text{ V} < \text{V}_{\text{IN}} \le 6.5 \text{ V}, \text{ R}_{\text{L}} = 1 \text{ km}$                | Ω                             | 1.35 |                        |      | V             |
| V <sub>EN(LO)</sub>               | Enable low (shutdown)                | $R_L = 1 \ k\Omega$                                                                                          |                               | 0    |                        | 0.4  | V             |
| I <sub>EN(HI)</sub>               | Enable pin current, enabled          | $V_{IN} = V_{EN} = 6.5 V$                                                                                    |                               |      | 0.02                   | 1    | μA            |
|                                   |                                      | $V_{OUT(NOM)} = 3.3 V,$                                                                                      | C <sub>NR</sub> = 1 nF        |      | 0.1                    |      | ms            |
| t <sub>STR</sub>                  | Start-up time                        |                                                                                                              | C <sub>NR</sub> = 10 nF       |      | 1.6                    |      | ms            |
| UVLO                              | Undervoltage lockout                 | $V_{IN}$ rising, $R_L = 1 \ k\Omega$                                                                         | 1.86                          | 2    | 2.10                   | V    |               |
|                                   | UVLO hysteresis                      | $V_{IN}$ falling, $R_L = 1 \ k\Omega$                                                                        |                               |      | 75                     |      | mV            |
| T <sub>SD</sub>                   | Thermal shutdown                     | Shutdown, temperature incre                                                                                  |                               | 160  |                        | °C   |               |
| · 5D                              | temperature                          | Reset, temperature decreasi                                                                                  | ng                            |      | 140                    |      | °C            |

The TPS7A8001 (adjustable) does not include external resistor tolerances and is not tested at these conditions: V<sub>OUT</sub> = 0.8 V, 4.5 V ≤ (1)  $V_{IN} \le 6.5 \text{ V}$ , and 750 mA  $\le I_{OUT} \le 1 \text{ A}$  because power dissipation is higher than maximum rating of the package. The TPS7A8012, TPS7A8018, and TPS7A8033 are not tested at these conditions: 4.5 V  $\le V_{IN} \le 6.5 \text{ V}$ , and 750 mA  $\le I_{OUT} \le 1 \text{ A}$ 

(2)because power dissipation is higher than maximum rating of the package.

 $V_{DO}$  is not measured for fixed output voltage devices with VOUT < 1.7 V because minimum  $V_{IN}$  = 2.2 V. (3)

6 Submit Documentation Feedback



## 6.6 Typical Characteristics

At  $V_{OUT(TYP)} = 3.3 \text{ V}$ ,  $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_{OUT} = 100 \text{ mA}$ ,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 1 \mu\text{F}$ ,  $C_{OUT} = 4.7 \mu\text{F}$ , and  $C_{NR} = 0.01 \mu\text{F}$ , all temperature values refer to  $T_J$  (unless otherwise noted).





## **Typical Characteristics (continued)**

At  $V_{OUT(TYP)} = 3.3 \text{ V}$ ,  $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_{OUT} = 100 \text{ mA}$ ,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 1 \mu F$ ,





## Typical Characteristics (continued)





## **Typical Characteristics (continued)**

At  $V_{OUT(TYP)} = 3.3 \text{ V}$ ,  $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_{OUT} = 100 \text{ mA}$ ,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 1 \mu \text{F}$ ,







## **Typical Characteristics (continued)**





## 7 Detailed Description

## 7.1 Overview

The TPS7A80 devices belong to a family of new-generation LDO regulators that uses innovative circuitry to achieve wide bandwidth and high loop gain, resulting in extremely high PSRR (over a 1-MHz range), even with very low headroom ( $V_{IN} - V_{OUT}$ ). A noise-reduction capacitor ( $C_{NR}$ ) at the NR pin and a bypass capacitor ( $C_{BYPASS}$ ) decrease noise generated by the band-gap reference to improve PSRR, while a quick-start circuit fastcharges the noise-reduction capacitor. This family of regulators offers sub-band-gap output voltages, current limit, and thermal protection, and is fully specified from -40°C to +125°C.

## 7.2 Functional Block Diagram



Figure 29. Adjustable Voltage Version



## **Functional Block Diagram (continued)**



Figure 30. Fixed Voltage Versions

## 7.3 Feature Description

## 7.3.1 Internal Current Limit

The TPS7A80 internal current limit helps protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, do not operate these devices in a current limit state for extended periods of time.

The PMOS pass element in the TPS7A80 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting is required.

## 7.3.2 Shutdown

The enable pin (EN) is active high and is compatible with standard and low voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to IN.

## TEXAS INSTRUMENTS

www.ti.com

## Feature Description (continued)

## 7.3.3 Start-Up

Through a lower resistance, the band-gap reference can quickly charge the noise reduction capacitor ( $C_{NR}$ ). The TPS7A80 have a *quick-start* circuit to quickly charge  $C_{NR}$ , if present; see the *Functional Block Diagram*. At startup, this quick-start switch is closed, with only 33 k $\Omega$  of resistance between the band-gap reference and the NR pin. The quick-start switch opens approximately 2ms after any device enabling event, and the resistance between the band-gap reference and the NR pin becomes higher in value (approximately 250 k $\Omega$ ) to form a very good low-pass (RC) filter. This low-pass filter achieves very good noise reduction for the reference voltage.

Inrush current can be a problem in many applications. The 33-k $\Omega$  resistance during the start-up period is intentionally put there to slow down the reference voltage ramp up, thus reducing the inrush current. For example, the capacitance of connecting the recommended C<sub>NR</sub> value of 0.01  $\mu$ F along with the 33-k $\Omega$  resistance causes approximately 1-ms RC delay. Start-up time with the other C<sub>NR</sub> values can be calculated as Equation 1:

$$t_{STR}$$
 (s) = 76,000 x  $C_{NR}$  (F)

(1)

Equation 1 is valid up to  $t_{STR} = 2$  ms or  $C_{NR} = 26$  nF, whichever is smaller.

Although the noise reduction effect is nearly saturated at 0.01  $\mu$ F, connecting a C<sub>NR</sub> value greater than 0.01  $\mu$ F can help reduce noise slightly more; however, start-up time will be extremely long because the quick-start switch opens after approximately 2 ms. That is, if C<sub>NR</sub> is not fully charged during this 2 ms period, C<sub>NR</sub> finishes charging through a higher resistance of 250 k $\Omega$ , and takes much longer to fully charge.

A low leakage  $C_{NR}$  should be used; most ceramic capacitors are suitable.

## 7.3.4 Undervoltage Lockout (UVLO)

The TPS7A80 use an undervoltage lockout circuit to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature so that it typically ignores undershoot transients on the input if they are less than  $50-\mu$ s duration.

## 7.4 Device Functional Modes

Driving the EN pin over 1.2 V for  $V_{IN}$  from 2.2 V to 3.6 V or 1.35 V for  $V_{IN}$  from 3.6 V to 6.5 V turns on the regulator. Driving the EN pin below 0.4 V causes the regulator to enter shutdown mode.

In shutdown, the current consumption of the device is reduced to 0.02 µA, typically.



## 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS7A80 devices belong to a family of new generation LDO regulators that use innovative circuitry to achieve wide bandwidth and high loop gain, resulting in extremely high PSRR (over a 1-MHz range) at very low headroom ( $V_{IN} - V_{OUT}$ ). A noise reduction capacitor ( $C_{NR}$ ) at the NR pin bypasses noise generated by the band-gap reference to improve PSRR, while a quick-start circuit fast-charges this capacitor. This family of regulators offers sub-band-gap output voltages, current limit, and thermal protection, and is fully specified from -40°C to 125°C.

Figure 31 gives the connections for the adjustable-output version (TPS7A8001). Figure 32 shows the connections for the fixed-voltage versions.

## 8.2 Typical Application







## **Typical Application (continued)**

## 8.2.1 Design Requirements

## 8.2.1.1 Dropout Voltage

The TPS7A80 use a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in its linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device in dropout behaves the same way as a resistor.

As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in Figure 19 and Figure 20 in the *Typical Characteristics* section.

## 8.2.1.2 Minimum Load

The TPS7A80 are stable and well-behaved with no output load. Traditional PMOS LDO regulators suffer from lower loop gain at very light output loads. The TPS7A80 employ an innovative low-current mode circuit to increase loop gain under very light or no-load conditions, resulting in improved output voltage regulation performance down to zero output current.

## 8.2.1.3 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1-\mu$ F to  $1-\mu$ F low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated or if the device is located several inches from the power source. If source impedance is not sufficiently low, a  $0.1-\mu$ F input capacitor may be necessary to provide stability.

The TPS7A80 are designed to be stable with standard ceramic capacitors of capacitance values 4.7  $\mu$ F or larger. These devices is evaluated using a 4.7- $\mu$ F ceramic capacitor of 10-V rating, 10% tolerance, X5R type, and 0805 size (2 mm × 1.25 mm).

X5R- and X7R-type capacitors are highly recommended because they have minimal variation in value and ESR over temperature. Maximum ESR should be < 1  $\Omega$ .

The TPS7A80 implement an innovative internal compensation circuit that does not require a feedback capacitor across R<sub>2</sub> for stability. Do not use a feedback capacitor for this device.

## 8.2.1.4 Transient Response

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude, but increases duration of the transient response.



## **Typical Application (continued)**

## 8.2.2 Detailed Design Procedure

The voltage on the FB pin sets the output voltage and is determined by the values of  $R_1$  and  $R_2$ . The values of  $R_1$  and  $R_2$  can be calculated for any voltage using the formula given in Equation 2:

$$V_{OUT} = \frac{(R_1 + R_2)}{R_2} \times 0.800$$

Sample resistor values for common output voltages are shown in Table 1. In Table 1, E96 series resistors are used, and all values meet 1% of the target  $V_{OUT}$ , assuming resistors with zero error. For the actual design, pay attention to any resistor error factors. Using lower values for  $R_1$  and  $R_2$  reduces the noise injected from the FB pin.

## Table 1. Sample 1% Resistor Values for Common Output Voltages

| V <sub>OUT</sub> | R <sub>1</sub>       | R <sub>2</sub>  |
|------------------|----------------------|-----------------|
| 0.8 V            | $0 \ \Omega$ (Short) | Do not populate |
| 1 V              | 2.49 kΩ              | 10 kΩ           |
| 1.2 V            | 4.99 kΩ              | 10 kΩ           |
| 1.5 V            | 8.87 kΩ              | 10 kΩ           |
| 1.8 V            | 12.5 kΩ              | 10 kΩ           |
| 2.5 V            | 21 kΩ                | 10 kΩ           |
| 3.3 V            | 30.9 kΩ              | 10 kΩ           |
| 5 V              | 52.3 kΩ              | 10 kΩ           |

## 8.2.2.1 Output Noise

In most LDOs, the band gap is the dominant noise source. If a noise reduction capacitor ( $C_{NR}$ ) is used with the TPS7A80, the band gap does not contribute significantly to noise. Instead, noise is dominated by the output resistor divider and the error amplifier input. To minimize noise in a given application, use a 0.01- $\mu$ F (minimum) noise-reduction capacitor.

Equation 3 approximates the total noise when  $C_{NR} = 0.01 \ \mu$ F:

$$V_{N} = 14.6 \times V_{OUT} + (\mu V_{RMS})$$

## 8.2.3 Application Curve



Figure 33. Power-Up and Power-Down Response

(2)

(3)

17

## 9 Power Supply Recommendations

These devices are designed to operate with an input voltage supply range from 2.2 V to 6.5 V. The input voltage range should provide adequate headroom for the device to have a regulated output. Use a well-regulated input supply. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

## 10 Layout

## 10.1 Layout Guidelines

## 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac performance such as PSRR, output noise, and transient response, TI recommends designing the board with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

## 10.1.2 Thermal Considerations

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage because of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A80 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A80 into thermal shutdown degrades device reliability.

## 10.1.3 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation.

Power dissipation of the device depends on input voltage and load conditions and can be calculated using Equation 4:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

On the VSON (DRB) package, the primary conduction path for heat is through the exposed pad to the printedcircuit-board (PCB). The pad can be connected to ground or be left floating; however, it should be attached to an appropriate amount of copper PCB area to make sure the device does not overheat. The maximum junction-toambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and is calculated using Equation 5:

$$\mathsf{R}_{\theta \mathsf{J}\mathsf{A}} = \frac{(+125^{\circ}\mathsf{C} - \mathsf{T}_{\mathsf{A}})}{\mathsf{P}_{\mathsf{D}}}$$

Knowing the maximum  $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking is estimated using Figure 34.

Product Folder Links: TPS7A80



(4)



## Layout Guidelines (continued)



NOTE:  $\theta_{JA}$  value at board size of 9 in<sup>2</sup> (that is, 3 inches x 3 inches) is a JEDEC standard.

Figure 34.  $R_{\theta JA}$  vs Board Size

Figure 34 shows the variation of  $\theta_{JA}$  as a function of ground plane copper area in the board. It is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and should not be used to estimate actual thermal performance in real application environments.

## NOTE

When the device is mounted on an application PCB, it is strongly recommended to use  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the section.

## **10.1.4 Estimating Junction Temperature**

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in Equation 6). For backwards compatibility, an older  $\theta_{JC}$ , *Top* parameter is listed as well.

$$\Psi_{\mathsf{JT}}: \quad \mathsf{T}_{\mathsf{J}} = \mathsf{T}_{\mathsf{T}} + \Psi_{\mathsf{JT}} \bullet \mathsf{P}_{\mathsf{D}}$$

$$\Psi_{\mathsf{JB}}: \quad \mathsf{T}_{\mathsf{J}} = \mathsf{T}_{\mathsf{B}} + \Psi_{\mathsf{JB}} \bullet \mathsf{P}_{\mathsf{D}}$$

(6)

Where  $P_D$  is the power dissipation shown by Equation 5,  $T_T$  is the temperature at the center-top of the IC package, and  $T_B$  is the PCB temperature measured 1 mm away from the IC package *on the PCB surface* (as Figure 36 shows).

## NOTE

Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see Using New Thermal Metrics.

By looking at Figure 35, the new thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) have very little dependency onboard size. That is, using  $\Psi_{JT}$  or  $\Psi_{JB}$  with Equation 6 is a good way to estimate  $T_J$  by simply measuring  $T_T$  or  $T_B$ , regardless of the application board size.

TEXAS INSTRUMENTS

www.ti.com

## Layout Guidelines (continued)



Figure 35.  $\Psi_{\text{JT}}$  and  $\Psi_{\text{JB}}$  vs Board Size

For a more detailed discussion of why TI does not recommend using  $\theta_{JC(top)}$  to determine thermal characteristics, see *Using New Thermal Metrics*. For further information, see *Semiconductor and IC Package Thermal Metrics*.



Figure 36. Measuring Points for  $T_T$  and  $T_B$ 



## 10.2 Layout Example



Figure 37. Layout Example

FXAS **ISTRUMENTS** 

www.ti.com

## 11 Device and Documentation Support

## **11.1** Documentation Support

## 11.1.1 Related Documentation

For related documentation see the following:

TPS7A80xxDRBEVM User's Guide

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



9-Feb-2018

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| TPS7A8001DRBR    | ACTIVE        | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | OFU                     | Samples |
| TPS7A8001DRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | OFU                     | Samples |
| TPS7A8012DRBR    | ACTIVE        | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G1H                    | Samples |
| TPS7A8012DRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G1H                    | Samples |
| TPS7A8018DRBR    | ACTIVE        | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G2H                    | Samples |
| TPS7A8018DRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G2H                    | Samples |
| TPS7A8033DRBR    | ACTIVE        | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G3H                    | Samples |
| TPS7A8033DRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G3H                    | Samples |
| TPS7A8050DRBR    | ACTIVE        | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G4H                    | Samples |
| TPS7A8050DRBT    | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 1G4H                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



9-Feb-2018

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7A8001DRBR              | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8001DRBT              | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8012DRBR              | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8012DRBT              | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8018DRBR              | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8018DRBT              | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8033DRBR              | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8033DRBT              | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8050DRBR              | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A8050DRBT              | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Feb-2018



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS7A8001DRBR               | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A8001DRBT               | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| TPS7A8012DRBR               | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A8012DRBT               | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| TPS7A8018DRBR               | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A8018DRBT               | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| TPS7A8033DRBR               | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A8033DRBT               | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| TPS7A8050DRBR               | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS7A8050DRBT               | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



# DRB0008A



# **PACKAGE OUTLINE**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **DRB0008A**

# **EXAMPLE BOARD LAYOUT**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **DRB0008A**

# **EXAMPLE STENCIL DESIGN**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated