

Order

Now





SLUSCK0B-NOVEMBER 2017-REVISED MAY 2018

# UCC21220, UCC21220A 4-A, 6-A, 3.0-kV<sub>RMS</sub> Isolated Dual-Channel Gate Driver

Technical

Documents

### 1 Features

- Narrow Body SOIC-16 (D) Package
- Universal: Dual Low-Side, Dual High-Side or Half-Bridge Driver
- Operating Temperature Range –40°C to 125°C
- Switching Parameters:
  - 28-ns Typical Propagation Delay
  - 10-ns Minimum Pulse Width
  - 5-ns Maximum Delay Matching
  - 5.5-ns Maximum Pulse-Width Distortion
- Integrated Deglitch Filter
- Common-Mode Transient Immunity (CMTI) Greater than 100-V/ns
- 1.5-kV Channel-to-Channel Functional Isolation
- Isolation Barrier Life >40 Years
- 4-A Peak Source, 6-A Peak Sink Output
- TTL and CMOS Compatible Inputs
- 3-V to 5.5-V Input VCCI Range
- Up to 18-V VDD Output Drive Supply
   5-V and 8-V VDD UVLO Options
- I/Os withstand -2-V for 200 ns
- Rejects Input Pulses and Noise Transients
   Shorter than 5-ns
- UVLO Protection for All Power Supplies
- Active Pull Down Protection at Outputs
- Fast Disable for Power Sequencing
- Surge Immunity up to 7800-V<sub>PK</sub>
- Safety-Related Certifications (Planned):
  - 4242-V<sub>PK</sub> Isolation per DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1
  - 3000-V<sub>RMS</sub> Isolation for 1 Minute per UL 1577
  - CSA Certification per IEC 60950-1, IEC 62368-1 and IEC 61010-1 End Equipment Standards
  - CQC Certification per GB4943.1-2011

## 2 Applications

- AC-to-DC and DC-to-DC Power Supplies
- Server, Telecom, IT and Industrial Infrastructures
- Motor Drive and Solar Inverters
- HEV and BEV Battery Chargers
- Industrial Transportation
- Uninterruptible Power Supply (UPS)

## 3 Description

Tools &

Software

The UCC21220 and UCC21220A devices are isolated dual-channel gate driver with 4-A peak-source and 6-A peak-sink current. It is designed to drive power MOSFET, IGBT, and GaN transistors with the best-in-class dynamic performance.

Support &

Community

20

The devices can be configured as two low-side drivers, two high-side drivers, or half-bridge drivers. Two outputs can be paralleled to form a single driver which doubles the drive strength for heavy load conditions without internal shoot-through due to the best-in-class delay matching performance.

The input side is isolated from the two output drivers by a 3.0-kV<sub>RMS</sub> isolation barrier, with a minimum of 100-V/ns common-mode transient immunity (CMTI).

Protection features include: DIS pin shuts down both outputs simultaneously when it is set high; INA/B pin rejects input transient shorter than 5-ns; both inputs and outputs can withstand –2-V spikes for 200-ns, all supplies have undervoltage lockout (UVLO), and active pull down protection clamps the output below 2.1-V when unpowered or floated.

With these features, the device enables high efficiency, high power density, and robustness in a wide variety of power applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER                           | PACKAGE   | UVLO |
|---------------------------------------|-----------|------|
| UCC21220                              | SOIC (16) | 8-V  |
| UCC21220A<br>(Advance<br>Information) | SOIC (16) | 5-V  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### **Functional Block Diagram**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.



Page

# **Table of Contents**

| 1 | Feat             | ures 1                                          |  |  |  |  |  |  |  |
|---|------------------|-------------------------------------------------|--|--|--|--|--|--|--|
| 2 | Applications 1   |                                                 |  |  |  |  |  |  |  |
| 3 | Description 1    |                                                 |  |  |  |  |  |  |  |
| 4 | Revision History |                                                 |  |  |  |  |  |  |  |
| 5 | Devi             | ce Comparison Table 3                           |  |  |  |  |  |  |  |
| 6 | Pin              | Configuration and Functions 4                   |  |  |  |  |  |  |  |
| 7 | Spe              | cifications5                                    |  |  |  |  |  |  |  |
|   | 7.1              | Absolute Maximum Ratings 5                      |  |  |  |  |  |  |  |
|   | 7.2              | ESD Ratings 5                                   |  |  |  |  |  |  |  |
|   | 7.3              | Recommended Operating Conditions 5              |  |  |  |  |  |  |  |
|   | 7.4              | Thermal Information 6                           |  |  |  |  |  |  |  |
|   | 7.5              | Power Ratings 6                                 |  |  |  |  |  |  |  |
|   | 7.6              | Insulation Specifications7                      |  |  |  |  |  |  |  |
|   | 7.7              | Safety-Related Certifications                   |  |  |  |  |  |  |  |
|   | 7.8              | Safety-Limiting Values 8                        |  |  |  |  |  |  |  |
|   | 7.9              | Electrical Characteristics                      |  |  |  |  |  |  |  |
|   | 7.10             | Switching Characteristics 11                    |  |  |  |  |  |  |  |
|   | 7.11             | Thermal Derating Curves 11                      |  |  |  |  |  |  |  |
|   | 7.12             | Typical Characteristics 12                      |  |  |  |  |  |  |  |
| 8 | Para             | meter Measurement Information 16                |  |  |  |  |  |  |  |
|   | 8.1              | Minimum Pulses 16                               |  |  |  |  |  |  |  |
|   | 8.2              | Propagation Delay and Pulse Width Distortion 16 |  |  |  |  |  |  |  |
|   | 8.3              | Rising and Falling Time 16                      |  |  |  |  |  |  |  |
|   | 8.4              | Input and Disable Response Time 17              |  |  |  |  |  |  |  |

|    | 8.5  | Power-up UVLO Delay to OUTPUT     | 17 |
|----|------|-----------------------------------|----|
|    | 8.6  | CMTI Testing                      | 18 |
| 9  | Deta | iled Description                  | 19 |
|    | 9.1  | Overview                          | 19 |
|    | 9.2  | Functional Block Diagram          | 19 |
|    | 9.3  | Feature Description               |    |
|    | 9.4  | Device Functional Modes           | 23 |
| 10 | App  | lication and Implementation       | 24 |
|    | 10.1 | Application Information           | 24 |
|    | 10.2 | Typical Application               |    |
| 11 | Pow  | ver Supply Recommendations        | 34 |
| 12 |      | out                               |    |
|    | 12.1 | Layout Guidelines                 |    |
|    | 12.2 |                                   |    |
| 13 | Dev  | ice and Documentation Support     |    |
| -  | 13.1 |                                   |    |
|    | 13.2 |                                   |    |
|    | 13.3 |                                   |    |
|    | 13.4 | <b>.</b> .                        |    |
|    | 13.5 | -                                 |    |
|    | 13.6 | Electrostatic Discharge Caution   | 38 |
|    | 13.7 | -                                 |    |
| 14 | Mec  | hanical, Packaging, and Orderable |    |
| -  |      | rmation                           | 38 |
|    |      |                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision A (December 2017) to Revision B Pag         |   |  |  |  |
|---|------------------------------------------------------------------|---|--|--|--|
| • | Added UCC21220A Advance Information device.                      | 1 |  |  |  |
| • | Changed DTI from 16µm to 17µm in Insulation Specifications Table | 7 |  |  |  |

#### Changes from Original (November 2017) to Revision A

| • | Changed data sheet status from Advance Information to Production Data                      | . 1 |
|---|--------------------------------------------------------------------------------------------|-----|
| • | Changed Maximum Pulse-Width Distortion from "5-ns" to "5.5-ns" in Features section         | . 1 |
| • | Changed VDD UVLO from "-5-V for 100 ns" to "-2-V for 200 ns" in Features section           | . 1 |
| • | Clarified descriptions in Pin Functions table                                              | . 4 |
| • | Separated figure titles and condition statements in <i>Typical Characteristics</i> section | 12  |
| • | Added typical timing specifications to Power-up UVLO Delay to OUTPUT section               | 17  |
| • | Added guideline to Layout Guidelines section                                               | 35  |



# 5 Device Comparison Table

| DEVICE OPTIONS | UVLO | RECOMMENDED<br>VDD SUPPLY MIN. | PACKAGE             |
|----------------|------|--------------------------------|---------------------|
| UCC21220D      | 8-V  | 9.2-V                          | Narrow Body SOIC-16 |
| UCC21220AD     | 5-V  | 6.0-V                          | Narrow Body SOIC-16 |



## 6 Pin Configuration and Functions



### **Pin Functions**

| F    | PIN | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |  |
|------|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DIS  | 5   | I                  | Disables both driver outputs if asserted high, enables if set low or left open. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. Bypass using a ≈ 1-nF low ESR/ESL capacitor close to DIS pin when connecting to a µC with distance. |  |
| GND  | 4   | Р                  | Primary-side ground reference. All signals in the primary side are referenced to this ground.                                                                                                                                                                                                                                 |  |
| INA  | 1   | I                  | Input signal for A channel. INA input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity.                                                                                                    |  |
| INB  | 2   | I                  | Input signal for B channel. INB input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity.                                                                                                    |  |
|      | 6   |                    |                                                                                                                                                                                                                                                                                                                               |  |
| NC   | 7   |                    | No internal connection                                                                                                                                                                                                                                                                                                        |  |
|      | 12  |                    | No internal connection.                                                                                                                                                                                                                                                                                                       |  |
|      | 13  |                    |                                                                                                                                                                                                                                                                                                                               |  |
| OUTA | 15  | 0                  | Output of driver A. Connect to the gate of the A channel FET or IGBT.                                                                                                                                                                                                                                                         |  |
| OUTB | 10  | 0                  | Output of driver B. Connect to the gate of the B channel FET or IGBT.                                                                                                                                                                                                                                                         |  |
| VCCI | 3   | Р                  | Primary-side supply voltage. Locally decoupled to GND using a low ESR/ESL capacitor located as close to the device as possible.                                                                                                                                                                                               |  |
| VCCI | 8   | Р                  | This pin is internally shorted to pin 3.                                                                                                                                                                                                                                                                                      |  |
| VDDA | 16  | Р                  | Secondary-side power for driver A. Locally decoupled to VSSA using a low ESR/ESL capacitor located as close to the device as possible.                                                                                                                                                                                        |  |
| VDDB | 11  | Р                  | Secondary-side power for driver B. Locally decoupled to VSSB using low ESR/ESL capacitor located as close to the device as possible.                                                                                                                                                                                          |  |
| VSSA | 14  | Р                  | Ground for secondary-side driver A. Ground reference for secondary side A channel.                                                                                                                                                                                                                                            |  |
| VSSB | 9   | Р                  | Ground for secondary-side driver B. Ground reference for secondary side B channel.                                                                                                                                                                                                                                            |  |

(1) P = power, G = ground, I = input, O = output



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                            |                                                              | MIN  | MAX                                               | UNIT |
|--------------------------------------------|--------------------------------------------------------------|------|---------------------------------------------------|------|
| Input bias pin supply voltage              | VCCI to GND                                                  | -0.5 | 6                                                 | V    |
| Driver bias supply                         | VDDA-VSSA, VDDB-VSSB                                         | -0.5 | 20                                                | V    |
|                                            | OUTA to VSSA, OUTB to VSSB                                   | -0.5 | V <sub>VDDA</sub> +0.5,<br>V <sub>VDDB</sub> +0.5 | V    |
| Output signal voltage                      | OUTA to VSSA, OUTB to VSSB, Transient for 200 $\rm ns^{(2)}$ | -2   | V <sub>VDDA</sub> +0.5,<br>V <sub>VDDB</sub> +0.5 | V    |
|                                            | INA, INB, DIS to GND                                         | -0.5 | V <sub>VCCI</sub> +0.5                            | V    |
| Input signal voltage                       | INA, INB Transient to GND for 200ns <sup>(2)</sup>           | -2   | V <sub>VCCI</sub> +0.5                            | V    |
| Junction temperature, $T_J$ <sup>(3)</sup> |                                                              | -40  | 150                                               | °C   |
| Storage temperature, T <sub>stg</sub>      |                                                              | -65  | 150                                               | °C   |

 Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Values are verified by characterization and are not production tested.

(3) To maintain the recommended operating conditions for  $T_J$ , see the Thermal Information.

### 7.2 ESD Ratings

|                    |                                                                   |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000                                                                                 |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                |                           |                             | MIN | MAX | UNIT |
|----------------|---------------------------|-----------------------------|-----|-----|------|
| VCCI           | VCCI Input supply voltage | VCCI Input supply voltage   |     | 5.5 | V    |
| VDDA,<br>VDDB  | Driver output bias supply | UCC21220 – 8V UVLO Version  | 9.2 | 18  | V    |
|                |                           | UCC21220A – 5V UVLO Version | 6.0 | 18  | V    |
| TJ             | Junction Temperature      |                             | -40 | 130 | °C   |
| T <sub>A</sub> | Ambient Temperature       |                             | -40 | 125 | °C   |

### UCC21220, UCC21220A

SLUSCK0B-NOVEMBER 2017-REVISED MAY 2018

www.ti.com

STRUMENTS

**EXAS** 

### 7.4 Thermal Information

| (1)                   |                                              | UCC21220,<br>UCC21220A |      |
|-----------------------|----------------------------------------------|------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)               | UNIT |
|                       |                                              | 16 PINS                |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 68.5                   | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 30.5                   | °C/W |
| $R_{	heta JB}$        | Junction-to-board thermal resistance         | 22.8                   | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 17.1                   | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 22.5                   | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 7.5 Power Ratings

|                 |                                       |                                                                                                   | VALUE | UNIT |
|-----------------|---------------------------------------|---------------------------------------------------------------------------------------------------|-------|------|
| PD              | Power dissipation                     | VCCI = 5.5 V, VDDA/B = 12 V, INA/B = 3.3<br>V, 5.4 MHz 50% duty cycle square wave 1.0-<br>nF load | 1825  | mW   |
| P <sub>DI</sub> | Power dissipation by transmitter side |                                                                                                   | 15    | mW   |
| $P_{DA},P_{DB}$ | Power dissipation by each driver side |                                                                                                   | 905   | mW   |

6

Copyright © 2017-2018, Texas Instruments Incorporated

#### 7.6 Insulation Specifications

|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                          | VALUE              | UNIT             |
|-------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| CLR               | External clearance <sup>(1)</sup>                   | Shortest pin-to-pin distance through air                                                                                                                                                 | > 4                | mm               |
| CPG               | External creepage <sup>(1)</sup>                    | Shortest pin-to-pin distance across the package surface                                                                                                                                  | > 4                | mm               |
| DTI               | Distance through the<br>insulation                  | Minimum internal gap (internal clearance)                                                                                                                                                | >17                | μm               |
| CTI               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                    | > 600              | V                |
|                   | Material group                                      |                                                                                                                                                                                          | I                  |                  |
|                   |                                                     | Rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                                                                                               | I-IV               |                  |
|                   | Overvoltage category per<br>IEC 60664-1             | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                               | 1-111              |                  |
|                   |                                                     | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                               | -                  |                  |
| DIN V VDE         | V 0884-11:2017-01 <sup>(2)</sup>                    |                                                                                                                                                                                          |                    |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                                                                                                     | 990                | V <sub>PK</sub>  |
| V <sub>IOWM</sub> | Maximum working isolation                           | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test;                                                                                                                 | 700                | V <sub>RMS</sub> |
|                   | voltage                                             | DC Voltage                                                                                                                                                                               | 990                | V <sub>DC</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                 | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1 s (100% production)                                                                           | 4242               | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>      | Test method per IEC 62368-1, 1.2/50 $\mu s$ waveform, $V_{TEST}$ = 1.3 × $V_{IOSM}$ = 7800 $V_{PK}$ (qualification)                                                                      | 6000               | V <sub>PK</sub>  |
|                   |                                                     | $ \begin{array}{l} \mbox{Method a, After Input/Output safety test subgroup 2/3,} \\ V_{ini} = V_{IOTM}, t_{ini} = 60s; \\ V_{pd(m)} = 1.2 \times V_{IORM}, t_m = 10s \end{array} $       | <5                 |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                      | Method a, After environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ;<br>$V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$                                           | <5                 | рС               |
|                   |                                                     | Method b1; At routine test (100% production) and<br>preconditioning (type test)<br>$V_{ini} = 1.2 \times V_{IOTM}$ ; $t_{ini} = 1 s$ ;<br>$V_{pd(m)} = 1.5 \times V_{IORM}$ , $t_m = 1s$ | <5                 |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO} = 0.4 \sin (2\pi ft), f = 1 MHz$                                                                                                                                                 | 0.5                | pF               |
|                   |                                                     | $V_{IO} = 500 \text{ V} \text{ at } T_A = 25^{\circ}\text{C}$                                                                                                                            | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Isolation resistance, input to<br>output            | $V_{IO} = 500 \text{ V at } 100^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C}$                                                                                                | > 10 <sup>11</sup> | Ω                |
|                   | οιιμαι                                              | $V_{IO} = 500 \text{ V at } T_{S} = 150^{\circ}\text{C}$                                                                                                                                 | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                    |                                                                                                                                                                                          | 2                  |                  |
|                   | Climatic category                                   |                                                                                                                                                                                          | 40/125/21          |                  |
| UL 1577           |                                                     | 11                                                                                                                                                                                       |                    |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                         | $V_{TEST} = V_{ISO} = 3000 V_{RMS}$ , t = 60 sec. (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO} = 3600 V_{RMS}$ , t = 1 sec (100% production)                                       | 3000               | V <sub>RMS</sub> |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

(2) This coupler is suitable for basic electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier tied together creating a two-pin device.

STRUMENTS

XAS

### 7.7 Safety-Related Certifications

| VDE                                                                                                        | CSA                                                                       | UL                                                                | CQC                                         |
|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------|
| Plan to certify according to<br>DIN V VDE V 0884-11:2017-<br>01 and DIN EN 61010-1<br>(VDE 0411-1):2011-07 | Plan to certify according to IEC 60950-<br>1, IEC 62368-1 and IEC 61010-1 | Plan to certify under UL 1577<br>Component Recognition<br>Program | Plan to certify according to GB 4943.1-2011 |

## 7.8 Safety-Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

|                     | PARAMETER                         | TEST CONDITIONS                                                                                                          | SIDE                  | MIN | TYP | MAX  | UNIT |
|---------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|------|
| I <sub>S</sub>      | Safety output supply current      | $R_{\theta,JA}$ = 68.5°C/W, $V_{VDDA/B}$ = 12 V, $T_J$ = 150°C, $T_A$ = 25°C See Figure 1                                | DRIVER A,<br>DRIVER B |     |     | 75   | mA   |
| P <sub>S</sub> Safe |                                   | R <sub>θJA</sub> = 68.5°C/W, V <sub>VCCI</sub> = 5.5 V, T <sub>J</sub> =<br>150°C, T <sub>A</sub> = 25°C<br>See Figure 2 | INPUT                 |     |     | 15   |      |
|                     | Cofety events accord              |                                                                                                                          | DRIVER A              |     |     | 905  |      |
|                     | Safety supply power               |                                                                                                                          | DRIVER B              |     |     | 905  | mW   |
|                     |                                   | 5                                                                                                                        | TOTAL                 |     |     | 1825 |      |
| Τs                  | Safety temperature <sup>(1)</sup> |                                                                                                                          |                       |     |     | 150  | °C   |

(1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{0JA}$ , in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.

8

Copyright © 2017-2018, Texas Instruments Incorporated

### 7.9 Electrical Characteristics

 $V_{VCCI}$  = 3.3 V or 5.0 V, 0.1-µF capacitor from VCCI to GND and 1uF capacitor from VDDA/B to VSSA/B,  $V_{VDDA}$  =  $V_{VDDB}$  = 12 V, 1-µF capacitor from VDDA and VDDB to VSSA and VSSB,  $T_A$  = -40°C to +125°C, unless otherwise noted<sup>(1)(2)</sup>.

|                                                                          | PARAMETER                          | TEST CONDITIONS                                                                                                                                                                                                                                                                         | MIN    | TYP   | MAX  | UNIT |
|--------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------|------|
| SUPPLY CURR                                                              | ENTS                               | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                   |        |       |      |      |
| I <sub>VCCI</sub>                                                        | VCCI quiescent current             | $V_{INA} = 0 V, V_{INB} = 0 V$                                                                                                                                                                                                                                                          |        | 1.5   | 2.0  | mA   |
| I <sub>VDDA</sub> , I <sub>VDDB</sub>                                    | VDDA and VDDB quiescent<br>current | $V_{INA} = 0 V, V_{INB} = 0 V$                                                                                                                                                                                                                                                          |        | 1.0   | 1.8  | mA   |
| Ivcci                                                                    | VCCI operating current             | (f = 500 kHz) current per channel                                                                                                                                                                                                                                                       |        | 2.5   |      | mA   |
| I <sub>vdda</sub> , I <sub>vddb</sub>                                    | VDDA and VDDB operating<br>current | $ \begin{array}{l} (f=500 \text{ kHz}) \text{ current per channel}, \\ C_{OUT}=100 \text{ pF}, \\ V_{VDDA}, V_{VDDB}=12 \text{ V} \end{array} $                                                                                                                                         |        | 2.5   |      | mA   |
| VCC SUPPLY V                                                             | OLTAGE UNDERVOLTAGE THRE           | SHOLDS                                                                                                                                                                                                                                                                                  |        |       |      |      |
| V <sub>VCCI_ON</sub>                                                     | UVLO Rising threshold              |                                                                                                                                                                                                                                                                                         | 2.55   | 2.7   | 2.85 | V    |
| V <sub>VCCI_OFF</sub>                                                    | UVLO Falling threshold             |                                                                                                                                                                                                                                                                                         | 2.35   | 2.5   | 2.65 | V    |
| V <sub>VCCI_HYS</sub>                                                    | UVLO Threshold hysteresis          |                                                                                                                                                                                                                                                                                         |        | 0.2   |      | V    |
| UCC21220A VD                                                             | D SUPPLY VOLTAGE UNDERVOL          | TAGE THRESHOLDS (5-V UVLO Ver                                                                                                                                                                                                                                                           | rsion) |       |      |      |
| V <sub>VDDA_ON</sub> ,<br>V <sub>VDDB_ON</sub>                           | UVLO Rising threshold              |                                                                                                                                                                                                                                                                                         | 5.0    | 5.5   | 5.9  | V    |
| V <sub>VDDA_OFF</sub> ,<br>V <sub>VDDB_OFF</sub>                         | UVLO Falling threshold             |                                                                                                                                                                                                                                                                                         | 4.7    | 5.2   | 5.6  | V    |
| V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub>                         | UVLO Threshold hysteresis          |                                                                                                                                                                                                                                                                                         |        | 0.3   |      | V    |
| UCC21220 VDD                                                             | SUPPLY VOLTAGE UNDERVOLT           | AGE THRESHOLDS (8-V UVLO Vers                                                                                                                                                                                                                                                           | ion)   |       |      |      |
| Vvdda_on,<br>Vvddb_on                                                    | UVLO Rising threshold              |                                                                                                                                                                                                                                                                                         | 8      | 8.5   | 9    | V    |
| V <sub>VDDA_OFF</sub> ,<br>Vvddb_off                                     | UVLO Falling threshold             |                                                                                                                                                                                                                                                                                         | 7.5    | 8     | 8.5  | V    |
| V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub>                         | UVLO Threshold hysteresis          |                                                                                                                                                                                                                                                                                         |        | 0.5   |      | V    |
| NA, INB AND D                                                            | DISABLE                            |                                                                                                                                                                                                                                                                                         |        |       |      |      |
| V <sub>INAH</sub> , V <sub>INBH</sub> ,<br>Vdish                         | Input high threshold voltage       |                                                                                                                                                                                                                                                                                         | 1.6    | 1.8   | 2    | V    |
| V <sub>INAL</sub> , V <sub>INBL</sub> ,<br>V <sub>DISL</sub>             | Input low threshold voltage        |                                                                                                                                                                                                                                                                                         | 0.8    | 1     | 1.25 | V    |
| V <sub>INA_HYS</sub> ,<br>V <sub>INB_HYS</sub> ,<br>V <sub>DIS_HYS</sub> | Input threshold hysteresis         |                                                                                                                                                                                                                                                                                         |        | 0.8   |      | V    |
| OUTPUT                                                                   |                                    |                                                                                                                                                                                                                                                                                         |        |       |      |      |
| <sub>OA+</sub> , I <sub>OB+</sub>                                        | Peak output source current         | $C_{VDD}$ = 10 µF, $C_{LOAD}$ = 0.18 µF, f<br>= 1 kHz, bench measurement                                                                                                                                                                                                                |        | 4     |      | А    |
| I <sub>OA-</sub> , I <sub>OB-</sub>                                      | Peak output sink current           | $C_{VDD}$ = 10 µF, $C_{LOAD}$ = 0.18 µF, f<br>= 1 kHz, bench measurement                                                                                                                                                                                                                |        | 6     |      | А    |
| R <sub>oha</sub> , R <sub>ohb</sub>                                      | Output resistance at high state    | $\label{eq:logit} \begin{array}{l} I_{OUT} = -10 \text{ mA}, \text{ R}_{OHA}, \text{ R}_{OHB} \text{ do not} \\ \text{represent drive pull-up} \\ \text{performance. See } t_{RISE} \text{ in} \\ \text{Switching Characteristics and} \\ \text{Output Stage for details.} \end{array}$ |        | 5     |      | Ω    |
| R <sub>OLA</sub> , R <sub>OLB</sub>                                      | Output resistance at low state     | I <sub>OUT</sub> = 10 mA                                                                                                                                                                                                                                                                |        | 0.55  |      | Ω    |
| V <sub>OHA</sub> , V <sub>OHB</sub>                                      | Output voltage at high state       | $V_{VDDA}$ , $V_{VDDB}$ = 12 V, $I_{OUT}$ = -10 mA                                                                                                                                                                                                                                      |        | 11.95 |      | V    |
| V <sub>OLA</sub> , V <sub>OLB</sub>                                      | Output voltage at low state        | $V_{VDDA}$ , $V_{VDDB}$ = 12 V, $I_{OUT}$ = 10 mA                                                                                                                                                                                                                                       |        | 5.5   |      | mV   |

(1) Current direction in the testing conditions are defined to be positive into the pin and negative out of the specified terminal (unless otherwise noted).

(2) Parameters that has only typical values, are not production tested and guaranteed by design.

Copyright © 2017–2018, Texas Instruments Incorporated



### **Electrical Characteristics (continued)**

 $V_{VCCI}$  = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitor from VCCI to GND and 1 $\mu$ F capacitor from VDDA/B to VSSA/B,  $V_{VDDA}$  =  $V_{VDDB}$  = 12 V, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB,  $T_A$  = -40°C to +125°C, unless otherwise noted<sup>(1)(2)</sup>.

|                                         | PARAMETER                                                                  | TEST CONDITIONS                                                   | MIN | TYP  | MAX | UNIT |
|-----------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|-----|------|-----|------|
| V <sub>OAPDA</sub> , V <sub>OAPDB</sub> | Driver output (V <sub>OUTA</sub> , V <sub>OUTB</sub> )<br>active pull down | $V_{VDDA}$ and $V_{VDDB}$ unpowered, $I_{OUTA},I_{OUTB}$ = 200 mA |     | 1.75 | 2.1 | V    |



### 7.10 Switching Characteristics

 $V_{VCCI}$  = 3.3 V or 5.5 V, 0.1- $\mu$ F capacitor from VCCI to GND,  $V_{VDDA}$  =  $V_{VDDB}$  = 12 V, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB, load capacitance  $C_{OUT}$  = 0 pF,  $T_J$  = -40°C to +125°C, unless otherwise noted<sup>(1)</sup>.

|                              | PARAMETER                                                                                                                                | TEST CONDITIONS                                                                                                                     | MIN | TYP | MAX | UNIT  |  |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|
| t <sub>RISE</sub>            | Output rise time, see Figure 26                                                                                                          | $C_{VDD}$ = 10 µF, $C_{OUT}$ = 1.8 nF,<br>V <sub>VDDA</sub> , V <sub>VDDB</sub> = 12 V, f = 1 kHz                                   |     | 5   | 16  | ns    |  |
| t <sub>FALL</sub>            | Output fall time, see Figure 26                                                                                                          | $\begin{array}{l} C_{VDD} = 10 \; \mu F,  C_{OUT} = 1.8 \; n F \; , \\ V_{VDDA}, \; V_{VDDB} = 12 \; V,  f = 1 \; k Hz \end{array}$ |     | 6   | 12  | ns    |  |
| t <sub>PWmin</sub>           | Minimum input pulse width that<br>passes to output,<br>see Figure 23 and Figure 24                                                       | Output does not change the state if input signal less than t <sub>PWmin</sub>                                                       |     | 10  | 20  | ns    |  |
| t <sub>PDHL</sub>            | Propagation delay at falling edge, see Figure 25                                                                                         | INx high threshold, $V_{\text{INH}}$ , to 10% of the output                                                                         |     | 28  | 40  | ns    |  |
| t <sub>PDLH</sub>            | Propagation delay at rising edge, see Figure 25                                                                                          | INx low threshold, $V_{\text{INL}},$ to 90% of the output                                                                           |     | 28  | 40  | ns    |  |
| t <sub>PWD</sub>             | Pulse width distortion in each channel, see Figure 25                                                                                    | tpdlha – tpdhla ,  tpdlhb- tpdhlb                                                                                                   |     |     | 5.5 | ns    |  |
| t <sub>DM</sub>              | Propagation delays matching,<br> t <sub>PDLHA</sub> – t <sub>PDLHB</sub>  ,  t <sub>PDHLA</sub> – t <sub>PDHLB</sub>  ,<br>see Figure 25 | f = 1 MHz                                                                                                                           |     |     | 5   | ns    |  |
| t <sub>VCCI+ to</sub><br>OUT | VCCI Power-up Delay Time: UVLO<br>Rise to OUTA, OUTB,<br>See Figure 28                                                                   | INA or INB tied to VCCI                                                                                                             |     | 40  |     |       |  |
| t <sub>VDD+ to</sub><br>OUT  | VDDA, VDDB Power-up Delay Time:<br>UVLO Rise to OUTA, OUTB<br>See Figure 29                                                              | INA or INB tied to VCCI                                                                                                             |     | 22  |     | μs    |  |
| CM <sub>H</sub>              | High-level common-mode transient immunity (See CMTI Testing)                                                                             | Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; $V_{CM}$ =1000 V;                                            | 100 |     |     | )//no |  |
| CM <sub>L</sub>              | Low-level common-mode transient immunity (See CMTI Testing)                                                                              | Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; $V_{CM}$ =1000 V;                                            | 100 |     |     | V/ns  |  |

(1) Parameters that has only typical values, are not production tested and guaranteed by design.

### 7.11 Thermal Derating Curves





STRUMENTS

EXAS

# 7.12 Typical Characteristics

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V,  $T_A = 25^{\circ}C$ ,  $C_L=0pF$  unless otherwise noted.





### **Typical Characteristics (continued)**

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V,  $T_A = 25^{\circ}C$ ,  $C_L=0pF$  unless otherwise noted.



### **Typical Characteristics (continued)**

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V,  $T_A = 25^{\circ}C$ ,  $C_L=0pF$  unless otherwise noted.



Copyright © 2017-2018, Texas Instruments Incorporated



### **Typical Characteristics (continued)**



VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V,  $T_A = 25^{\circ}C$ ,  $C_L=0pF$  unless otherwise noted.

# 8 Parameter Measurement Information

### 8.1 Minimum Pulses

A typical 5-ns deglitch filter removes small input pulses introduced by ground bounce or switching transients. To change the output stage on OUTA or OUTB, one has to assert longer pulses than  $t_{PW(min)}$ , typically 10 ns, to guarantee an output state change. see Figure 23 and Figure 24 for detailed information of the operation of deglitch filter.





Figure 24. Deglitch Filter – Turn OFF

## 8.2 Propagation Delay and Pulse Width Distortion

Figure 25 shows how one calculates pulse width distortion ( $t_{PWD}$ ) and delay matching ( $t_{DM}$ ) from the propagation delays of channels A and B. It can be measured by ensuring that both inputs are in phase.



Figure 25. Delay Matching and Pulse Width Distortion

## 8.3 Rising and Falling Time

Figure 26 shows the criteria for measuring rising ( $t_{RISE}$ ) and falling ( $t_{FALL}$ ) times. For more information on how short rising and falling times are achieved see Output Stage







#### 8.4 Input and Disable Response Time

Figure 27 shows the response time of the disable function. For more information, see Disable Pin .



Figure 27. Disable Pin Timing

### 8.5 Power-up UVLO Delay to OUTPUT

Before the driver is ready to deliver a proper output state, there is a power-up delay from the UVLO rising edge to output and it is defined as  $t_{VCCI+ to OUT}$  for VCCI UVLO, which is 40 µs typically, and  $t_{VDD+ to OUT}$  for VDD UVLO, which is 22 µs typically. It is recommended to consider proper margin before launching PWM signal after the driver VCCI and VDD bias supply is ready. Figure 28 and Figure 29 show the power-up UVLO delay timing diagram for VCCI and VDD.

If INA or INB are active before VCCI or VDD have crossed above their respective on thresholds, the output will not update until  $t_{VCCI+ to OUT}$  or  $t_{VDD+ to OUT}$  after VCCI or VDD crossing its UVLO rising threshold. However, when either VCCI or VDD receive a voltage less than their respective off thresholds, there is <1µs delay, depending on the voltage slew rate on the supply pins, before the outputs are held low. This asymmetric delay is designed to ensure safe operation during VCCI or VDD brownouts.



### UCC21220, UCC21220A

SLUSCK0B-NOVEMBER 2017-REVISED MAY 2018

www.ti.com

### 8.6 CMTI Testing

Figure 30 is a simplified diagram of the CMTI testing configuration.



Figure 30. Simplified CMTI Testing Setup

Copyright © 2017-2018, Texas Instruments Incorporated



#### **Detailed Description** 9

#### Overview 9.1

In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are

often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA.

The UCC21220, UCC21220A are flexible dual gate drivers which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors. UCC21220 and UCC21220A have many features that allow it to integrate well with control circuitry and protect the gates it drives such as: disable pin, and under voltage lock out (UVLO) for both input and output voltages. The UCC21220, UCC21220A also hold its outputs low when the inputs are left open or when the input pulse is not wide enough. The driver inputs are CMOS and TTL compatible for interfacing with digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs.

### 9.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

UCC21220, UCC21220A

SLUSCK0B-NOVEMBER 2017-REVISED MAY 2018

#### 9.3 Feature Description

### 9.3.1 VDD, VCCI, and Under Voltage Lock Out (UVLO)

The UCC21220 and UCC21220A have an internal under voltage lock out (UVLO) protection feature on the supply circuit blocks between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than  $V_{VDD_ON}$  at device start-up or lower than  $V_{VDD_OFF}$  after start-up, the VDD UVLO feature holds the effected output low, regardless of the status of the input pins (INA and INB).

When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (Illustrated in Figure 31). In this condition, the upper PMOS is resistively held off by  $R_{Hi-Z}$  while the lower NMOS gate is tied to the driver output through  $R_{CLAMP}$ . In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically around 1.5V, when no bias power is available.



Figure 31. Simplified Representation of Active Pull Down Feature

The VDD UVLO protection has a hysteresis feature ( $V_{VDD_HYS}$ ). This hysteresis prevents chatter when there is ground noise from the power supply. Also this allows the device to accept small drops in bias voltage, which is bound to happen when the device starts switching and operating current consumption increases suddenly.

The input side of the UCC21220 and UCC21220A also have an internal under voltage lock out (UVLO) protection feature. The device isn't active unless the voltage, VCCI, is going to exceed  $V_{VCCI_ON}$  on start up. And a signal will cease to be delivered when that pin receives a voltage less than  $V_{VCCI_OFF}$ . And, just like the UVLO for VDD, there is hystersis ( $V_{VCCI_HYS}$ ) to ensure stable operation.

| CONDITION                                              | INI | PUTS | OUTPUTS |      |
|--------------------------------------------------------|-----|------|---------|------|
|                                                        | INA | INB  | OUTA    | OUTB |
| VCCI-GND < $V_{VCCI_{ON}}$ during device start up      | Н   | L    | L       | L    |
| VCCI-GND < $V_{VCCI_{ON}}$ during device start up      | L   | Н    | L       | L    |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н   | Н    | L       | L    |
| VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L   | L    | L       | L    |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н   | L    | L       | L    |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L   | Н    | L       | L    |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н   | Н    | L       | L    |
| VCCI-GND < V <sub>VCCI OFF</sub> after device start up | L   | L    | L       | L    |

#### Table 1. VCCI UVLO Feature Logic



### Table 2. VDD UVLO Feature Logic

| CONDITION                                            | IN  | PUTS | OUTPUTS |      |
|------------------------------------------------------|-----|------|---------|------|
|                                                      | INA | INB  | OUTA    | OUTB |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н   | L    | L       | L    |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | L   | Н    | L       | L    |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н   | Н    | L       | L    |
| VDD-VSS < V <sub>VDD_ON</sub> during device start up | L   | L    | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н   | L    | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L   | Н    | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н   | Н    | L       | L    |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L   | L    | L       | L    |

#### 9.3.2 Input and Output Logic Table

Assume VCCI, VDDA, VDDB are powered up (see VDD, VCCI, and Under Voltage Lock Out (UVLO) for more information on UVLO operation modes), Table 3 shows the operation with INA, INB and DIS and the corresponding output state.

| INP       | UTS       | DIS            | OUTPUTS |      | NOTE                                                                                                                                           |
|-----------|-----------|----------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| INA       | INB       | 015            | OUTA    | OUTB | NOTE                                                                                                                                           |
| L         | L         | L or Left Open | L       | L    | Disables both driver outputs if asserted high, enables if set low or left                                                                      |
| L         | Н         | L or Left Open | L       | Н    | open. This pin is pulled low internally if left open. It is recommended to tie                                                                 |
| Н         | L         | L or Left Open | Н       | L    | this pin to ground if not used to achieve better noise immunity. Bypass using a ≈1nF low ESR/ESL capacitor close to DIS pin when connecting to |
| Н         | Н         | L or Left Open | Н       | Н    | a μC with distance.                                                                                                                            |
| Left Open | Left Open | L or Left Open | L       | L    | It is recommended to tie this pin to ground if not used to achieve better noise immunity.                                                      |
| Х         | Х         | Н              | L       | L    | -                                                                                                                                              |

#### Table 3. INPUT/OUTPUT Logic Table<sup>(1)</sup>

(1) "X" means L, H or left open.

#### 9.3.3 Input Stage

The input pins (INA, INB, and DIS) of UCC21220 and UCC21220A are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V micro-controllers), since the UCC21220 and UCC21220A have a typical high threshold ( $V_{INAH}$ ) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see Figure 12 and Figure 14). A wide hysterisis ( $V_{INA_HYS}$ ) of 0.8 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pull-down resistors force the pin low. These resistors are typically 200 k $\Omega$  for INA/B and 50 k $\Omega$  for DIS (See Functional Block Diagram). However, it is still recommended to ground an input if it is not being used.

Since the input side of UCC21220 or UCC21220A are isolated from the output drivers, the input signal amplitude can be larger or smaller than VDD, provided that it doesn't exceed the recommended limit. This allows greater flexibility when integrating with control signal sources, and allows the user to choose the most efficient VDD for their MOSFET/IGBT gate. That said, the amplitude of any signal applied to INA or INB must *never* be at a voltage higher than VCCI.



#### 9.3.4 Output Stage

The UCC21220 and UCC21220A output stages feature a pull-up structure which delivers the highest peaksource current when it is most needed, during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional *Pull-Up* N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The on-resistance of this N-channel MOSFET ( $R_{NMOS}$ ) is approximately 1.47  $\Omega$  when activated.

The  $R_{OH}$  parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the *Pull-Up* N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC21220 and UCC21220A pull-up stage during this brief turn-on phase is much lower than what is represented by the  $R_{OH}$  parameter.

The pull-down structure of the UCC21220 and UCC21220A are composed of an N-channel MOSFET. The R<sub>OL</sub> parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21220 and UCC21220A are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS provides rail-to-rail operation, thanks to the MOS-out stage which delivers very low drop-out.



Figure 32. Output Stage



#### 9.3.5 Diode Structure in UCC21220 and UCC21220A

Figure 33 illustrates the multiple diodes involved in the ESD protection components. This provides a pictorial representation of the absolute maximum rating for the device.



#### 9.4 Device Functional Modes

#### 9.4.1 Disable Pin

Setting the DIS pin high shuts down both outputs simultaneously. Pull the DIS pin low (or left open) allows UCC21220 and UCC21220A to operate normally. The DIS pin is quite responsive, as far as propagation delay and other switching parameters are concerned (See Figure 20). The DIS pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is recommended to tie this pin to GND if the DIS pin is not used to achieve better noise immunity.

TEXAS INSTRUMENTS

www.ti.com

### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

The UCC21220 and UCC21220A effectively combine both isolation and buffer-drive functions. The flexible, universal capability of the UCC21220 (with up to 5.5-V VCCI and 18-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or GaN transistor. With integrated components, advanced protection features (UVLO and disable) and optimized switching performance; the UCC21220 and UCC21220A enable designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market.

### **10.2 Typical Application**

The circuit in Figure 34 shows a reference design with UCC21220 or UCC21220A driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications.



Figure 34. Typical Application Schematic



#### **Typical Application (continued)**

#### 10.2.1 Design Requirements

Table 4 lists reference design parameters for the example application: UCC21220 or UCC21220A driving 650-V MOSFETs in a high side-low side configuration.

| PARAMETER                             | VALUE        | UNITS |
|---------------------------------------|--------------|-------|
| Power transistor                      | IPP65R150CFD | -     |
| VCC                                   | 5.0          | V     |
| VDD                                   | 12           | V     |
| Input signal amplitude                | 3.3          | V     |
| Switching frequency (f <sub>s</sub> ) | 100          | kHz   |
| DC link voltage                       | 400          | V     |

#### Table 4. UCC21220 and UCC21220A Design Requirements

### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Designing INA/INB Input Filter

It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input  $R_{IN}$ - $C_{IN}$  filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces.

Such a filter should use an R<sub>IN</sub> in the range of 0  $\Omega$  to100  $\Omega$  and a C<sub>IN</sub> between 10 pF and 100 pF. In the example, an R<sub>IN</sub> = 51  $\Omega$  and a C<sub>IN</sub> = 33 pF are selected, with a corner frequency of approximately 100 MHz.

When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay.

#### 10.2.2.2 Select External Bootstrap Diode and its Series Resistor

The bootstrap capacitor is charged by VDD through an external bootstrap diode every cycle when the low side transistor turns on. Charging the capacitor involves high-peak currents, and therefore transient power dissipation in the bootstrap diode may be significant. Conduction loss also depends on the diode's forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.

When selecting external bootstrap diodes, it is recommended that one chose high voltage, fast recovery diodes or SiC Schottky diodes with a low forward voltage drop and low junction capacitance in order to minimize the loss introduced by reverse recovery and related grounding noise bouncing. In the example, the DC-link voltage is 400  $V_{DC}$ . The voltage rating of the bootstrap diode should be higher than the DC-link voltage with a good margin. Therefore, a 600-V ultrafast diode, MURA160T3G, is chosen in this example.

A bootstrap resistor,  $R_{BOOT}$ , is used to reduce the inrush current in  $D_{BOOT}$  and limit the ramp up slew rate of voltage of VDDA-VSSA during each switching cycle, especially when the VSSA(SW) pin has an excessive negative transient voltage. The recommended value for  $R_{BOOT}$  is between 1  $\Omega$  and 20  $\Omega$  depending on the diode used. In the example, a current limiting resistor of 2.2  $\Omega$  is selected to limit the inrush current of bootstrap diode. The estimated worst case peak current through  $D_{Boot}$  is,

$$I_{DBoot(pk)} = \frac{V_{DD} - V_{BDF}}{R_{Boot}} = \frac{12V - 1.5V}{2.7\Omega} \approx 4A$$

where

• V<sub>BDF</sub> is the estimated bootstrap diode forward voltage drop around 4 A.

(1)

# As mentioned in Output Stage, the UCC21220 and UCC21220A have a pull-up structure with a P-channel

MOSFET and an additional pull-up N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with:  $I_{OA+} = min \left( 4A, \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$  $I_{OB+} = min \left( 4A, \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET_{-}Int}} \right)$ 

2. Limit ringing caused by high voltage/current switching dv/dt, di/dt, and body-diode reverse recovery. 3. Fine-tune gate drive strength, i.e. peak sink and source current to optimize the switching loss.

where

- R<sub>ON</sub>: External turn-on resistance.
- R<sub>GFET INT</sub>: Power transistor internal gate resistance, found in the power transistor datasheet.
- I<sub>0+</sub> = Peak source current The minimum value between 4 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance. (3)

In this example:

$$I_{OA+} = \frac{V_{DD} - V_{BDF}}{R_{NMOS} ||R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.3A$$
(4)

$$_{OB+} = \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{12V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.5A$$
(5)

Therefore, the high-side and low-side peak source current is 2.3 A and 2.5 A respectively. Similarly, the peak sink current can be calculated with:

$$I_{OA-} = min \left( 6A, \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$

$$I_{OB-} = min \left( 6A, \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$
(6)

where

- R<sub>OFF</sub>: External turn-off resistance, R<sub>OFF</sub>=0 in this example;
- V<sub>GDF</sub>: The anti-parallel diode forward voltage drop which is in series with R<sub>OFF</sub>. The diode in this example is an MSS1P4.
- $I_{0}$ : Peak sink current the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance. (7)

Copyright © 2017-2018, Texas Instruments Incorporated

SLUSCK0B-NOVEMBER 2017-REVISED MAY 2018

The external gate driver resistors, R<sub>ON</sub>/R<sub>OFF</sub>, are used to:

4. Reduce electromagnetic interference (EMI).

1. Limit ringing caused by parasitic inductances/capacitances.



In this example,

$$I_{OA-} = \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.0A$$

$$I_{OB-} = \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.4A$$
(8)

Therefore, the high-side and low-side peak sink current is 5.0 A and 5.4A respectively.

Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance ( $C_{ISS}$ ) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period.

#### 10.2.2.4 Estimating Gate Driver Power Loss

The total loss,  $P_G$ , in the gate driver subsystem includes the power losses of the UCC21220 and UCC21220A ( $P_{GD}$ ) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in  $P_G$  and not discussed in this section.

P<sub>GD</sub> is the key power loss which determines the thermal safety-related limits of the UCC21220 and UCC21220A, and it can be estimated by calculating losses from several components.

The first component is the static power loss,  $P_{GDQ}$ , which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency.  $P_{GDQ}$  is measured on the bench with no load connected to OUTA and OUTB at a given VCCI, VDDA/VDDB, switching frequency and ambient temperature. Figure 5 and Figure 8shows the operating current consumption vs. operating frequency with no load. In this example,  $V_{VCCI} = 5$  V and  $V_{VDD} = 12$  V. The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be  $I_{VCCI} \approx 2.5$  mA, and  $I_{VDDA} = I_{VDDB} \approx 1.5$  mA. Therefore, the  $P_{GDQ}$  can be calculated with

$$P_{GDQ} = V_{VCCI} \times I_{VCCI} + V_{VDDA} \times I_{DDA} + V_{VDDB} \times I_{DDB} = 50 \text{mW}$$
(10)

The second component is switching operation loss,  $P_{GDO}$ , with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching,  $P_{GSW}$ , can be estimated with

$$P_{GSW} = 2 \times V_{DD} \times Q_G \times f_{SW}$$

where

٠

Q<sub>G</sub> is the gate charge of the power transistor.

If a split rail is used to turn on and turn off, then VDD is going to be equal to difference between the positive rail to the negative rail.

So, for this example application:

 $P_{GSW} = 2 \times 12V \times 100nC \times 100kHz = 240mW$ 

(11)

(12)

(9)

 $\mathsf{P}_{\mathsf{GDO}} = \frac{240\mathsf{mW}}{2} \times \left(\frac{5\Omega \mid\mid 1.47\Omega}{5\Omega \mid\mid 1.47\Omega + 2.2\Omega + 1.5\Omega} + \frac{0.55\Omega}{0.55\Omega + 0\Omega + 1.5\Omega}\right) \approx 60\mathsf{mW}$ 

## Case 2 - Nonlinear Pull-Up/Down Resistor:

$$P_{GDO} = 2 \times f_{SW} \times \left[ 4A \times \int_{0}^{T_{R}\_Sys} \left( V_{DD} - V_{OUTA/B} \left( t \right) \right) dt + 6A \times \int_{0}^{T_{F}\_Sys} V_{OUTA/B} \left( t \right) dt \right]$$

 $P_{GDO} = \frac{P_{GSW}}{2} \times \left( \frac{R_{OH} \parallel R_{NMOS}}{R_{OH} \parallel R_{NMOS} + R_{ON} + R_{GFET\_Int}} + \frac{R_{OL}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}} \right)$ 

where

V<sub>OUTA/B</sub>(t) is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the V<sub>OUTA/B</sub>(t) waveform will be linear and the T<sub>R\_Sys</sub> and T<sub>F\_Sys</sub> can be easily predicted. (15)

For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the PGDO will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up and pulldown based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21220 and UCC21220A, PGD, is:

Q<sub>G</sub> represents the total gate charge of the power transistor switching 480 V at 14 A provided by the datasheet, and is subject to change with different testing conditions. The UCC21220 and UCC21220A gate driver loss on the output stage,  $P_{GDO}$ , is part of  $P_{GSW}$ .  $P_{GDO}$  will be equal to  $P_{GSW}$  if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21220 and UCC21220A. If there are external turnon and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is

In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21220

$$P_{GD} = P_{GDQ} + P_{GDO}$$

which is equal to 127 mW in the design example.

## 10.2.2.5 Estimating Junction Temperature

The junction temperature  $(T_{,j})$  of the UCC21220 and UCC21220A can be estimated with:

$$T_J = T_C + \Psi_{JT} \times P_{GD}$$

where

T<sub>C</sub> is the UCC21220 and UCC21220A case-top temperature measured with a thermocouple or some other instrument,  $\psi_{JT}$  is the junction-to-top characterization parameter from the Thermal Information table. Importantly,  $\psi_{JT}$  is developed based on JEDEC standard PCB board and it is subject to change when the PCB board layout is different. For more information, please visit application report - semiconductor and IC package thermal metrics. (17)

Using the junction-to-top characterization parameter ( $\Psi_{JT}$ ) instead of the junction-to-case thermal resistance (R<sub>OJC</sub>) can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). R<sub>OJC</sub> can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of R<sub>OJC</sub> will inaccurately

28 Submit Documentation Feedback

Case 1 - Linear Pull-Up/Down Resistor:

saturated. Therefore, P<sub>GDO</sub> is different in these two scenarios.

and UCC21220A gate driver loss can be estimated with:

Copyright © 2017-2018, Texas Instruments Incorporated

## STRUMENTS www.ti.com

(14)

(16)



estimate the true junction temperature.  $\Psi_{JT}$  is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the Layout Guidelines and Semiconductor and IC Package Thermal Metrics application report.

### 10.2.2.6 Selecting VCCI, VDDA/B Capacitor

Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, 1- $\mu$ F X7R capacitor is measured to be only 500 nF when a DC bias of 15 V<sub>DC</sub> is applied.

#### 10.2.2.6.1 Selecting a VCCI Capacitor

A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 25-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1  $\mu$ F, should be placed in parallel with the MLCC.

#### 10.2.2.6.2 Selecting a VDDA (Bootstrap) Capacitor

A VDDA capacitor, also referred to as a *bootstrap capacitor* in bootstrap power supply configurations, allows for gate drive current transients up to 6 A, and needs to maintain a stable gate drive voltage for the power transistor.

The total charge needed per switching cycle can be estimated with

$$Q_{Total} = Q_{G} + \frac{I_{VDD} @ 100 \text{kHz} (\text{No Load})}{f_{SW}} = 100 \text{nC} + \frac{1.5 \text{mA}}{100 \text{kHz}} = 115 \text{nC}$$

where

- Q<sub>G</sub>: Gate charge of the power transistor.
- $I_{VDD}$ : The channel self-current consumption with no load at 100kHz.

Therefore, the absolute minimum C<sub>Boot</sub> requirement is:

$$C_{Boot} = \frac{Q_{Total}}{\Delta V_{VDDA}} = \frac{115nC}{0.5V} = 230nF$$

where

 $\Delta V_{VDDA}$  is the voltage ripple at VDDA, which is 0.5 V in this example.

In practice, the value of  $C_{Boot}$  is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the  $C_{Boot}$  value and place it as close to the VDD and VSS pins as possible. A 50-V 1- $\mu$ F capacitor is chosen in this example.

(20)

(19)

(18)

To further lower the AC impedance for a wide frequency range, it is recommended to have bypass capacitor with a low capacitance value, in this example a 100 nF, in parallel with  $C_{Boot}$  to optimize the transient performance.

#### NOTE

Too large  $C_{BOOT}$  is not good.  $C_{BOOT}$  may not be charged within the first few cycles and  $V_{BOOT}$  could stay below UVLO. As a result, the high-side FET does not follow input signal command. Also during initial  $C_{BOOT}$  charging cycles, the bootstrap diode has highest reverse recovery current and losses.

#### Copyright © 2017–2018, Texas Instruments Incorporated

## UCC21220, UCC21220A

SLUSCK0B-NOVEMBER 2017-REVISED MAY 2018



#### 10.2.2.6.3 Select a VDDB Capacitor

Chanel B has the same current requirements as Channel A, Therefore, a VDDB capacitor (Shown as  $C_{VDD}$  in Figure 34) is needed. In this example with a bootstrap configuration, the VDDB capacitor will also supply current for VDDA through the bootstrap diode. A 50-V, 10- $\mu$ F MLCC and a 50-V, 220-nF MLCC are chosen for C<sub>VDD</sub>. If the bias power supply output is a relatively long distance from the VDDB pin, a tantalum or electrolytic capacitor with a value over 10  $\mu$ F, should be used in parallel with C<sub>VDD</sub>.

#### 10.2.2.7 Application Circuits with Output Stage Negative Bias

When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias.

Figure 35 shows the first example with negative bias turn-off on the channel-A driver using a Zener diode on the isolated power supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply,  $V_A$ , is equal to 17 V, the turn-off voltage will be -5.1 V and turn-on voltage will be 17 V - 5.1 V  $\approx 12$  V. The channel-B driver circuit is the same as channel-A, therefore, this configuration needs two power supplies for a half-bridge configuration, and there will be steady state power consumption from R<sub>2</sub>.



Figure 35. Negative Bias with Zener Diode on Iso-Bias Power Supply Output



Figure 36 shows another example which uses two supplies (or single-input-double-output power supply). Power supply  $V_{A+}$  determines the positive drive output voltage and  $V_{A-}$  determines the negative turn-off voltage. The configuration for channel B is the same as channel A. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages.



Figure 36. Negative Bias with Two Iso-Bias Power Supplies

TEXAS INSTRUMENTS

www.ti.com

The last example, shown in Figure 37, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations:

- 1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant convertors or phase shift convertors which favor this solution.
- 2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits.



Figure 37. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path



#### 10.2.3 Application Curves

Figure 38 and Figure 39 shows the bench test waveforms for the design example shown in Figure 34 under these conditions: VCC = 5.0 V, VDD = 12 V,  $f_{SW}$  = 100 kHz,  $V_{DC-Link}$  = 400 V.

Channel 1 (Yellow): INA pin signal.

Channel 2 (Blue): INB pin signal.

Channel 3 (Pink): Gate-source signal on the high side power transistor.

Channel 4 (Green): Gate-source signal on the low side power transistor.

In Figure 38, INA and INB are sent complimentary 3.3-V, 20%/80% duty-cycle signals with 200ns deadtime. The gate drive signals on the power transistor have a 200-ns dead time with 400V high voltage on the DC-Link, shown in the measurement section of Figure 38. Note that with high voltage present, lower bandwidth differential probes are required, which limits the achievable accuracy of the measurement.

Figure 39 shows a zoomed-in version of the waveform of Figure 38, with measurements for propagation delay and deadtime. Importantly, the output waveform is measured between the power transistors' gate and source pins, and is not measured directly from the driver's OUTA and OUTB pins.





### **11 Power Supply Recommendations**

The recommended input supply voltage (VCCI) for UCC21220 and UCC21220A is between 3 V and 5.5 V. The output bias supply voltage (VDDA/VDDB) range from 9.2V to 18V. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. One mustn't let VDD or VCCI fall below their respective UVLO thresholds (For more information on UVLO see VDD, VCCI, and Under Voltage Lock Out (UVLO)). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by UCC21220 and UCC21220A. The UCC21220 and UCC21220A have a recommended maximum VDDA/VDDB of 18 V.

A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested that one place two such capacitors: one with a value of ≈10-µF for device biasing, and an additional ≤100-nF capacitor in parallel for high frequency filtering..

Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of UCC21220 and UCC21220A, this bypass capacitor has a minimum recommended value of 100 nF.

34 Submit Documentation Feedback



### 12 Layout

### 12.1 Layout Guidelines

Consider these PCB layout guidelines for in order to achieve optimum performance for the UCC21220 and UCC21220A.

### 12.1.1 Component Placement Considerations

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor.
- To avoid large negative transients on the switch node VSSA (HS) pin, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized.
- It is recommended to bypass using a ≥1-nF low ESR/ESL capacitor, C<sub>DIS</sub>, close to DIS pin when connecting to a µC with distance

### 12.1.2 Grounding Considerations

- It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors.
- Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSBreferenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and area on the circuit board is important for ensuring reliable operation.

### 12.1.3 High-Voltage Considerations

- To ensure isolation performance between the primary and secondary side, one should avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the UCC21220 and UCC21220A isolation performance.
- For half-bridge, or high-side/low-side configurations, one should try to increase the clearance distance of the PCB layout between the high and low-side PCB traces.

#### 12.1.4 Thermal Considerations

- A large amount of power may be dissipated by the UCC21220 and UCC21220A if the driving voltage is high, the load is heavy, or the switching frequency is high (Refer to Estimating Gate Driver Power Loss for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ<sub>JB</sub>).
- Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended, with priority
  on maximizing the connection to VSSA and VSSB (See Figure 41 and Figure 42). However, high voltage
  PCB considerations mentioned above must be maintained.
- If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. Ensure that no traces or coppers from different high-voltage planes overlap.

SLUSCK0B-NOVEMBER 2017-REVISED MAY 2018



www.ti.com

### 12.2 Layout Example

Figure 40 shows a 2-layer PCB layout example with the signals and key components labeled.



Figure 40. Layout Example

Figure 41 and Figure 42 shows top and bottom layer traces and copper.

#### NOTE

There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.

PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.





### Layout Example (continued)

Figure 43 and Figure 44 are 3D layout pictures with top view and bottom views.

### NOTE

The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.



TEXAS INSTRUMENTS

www.ti.com

### **13** Device and Documentation Support

#### **13.1 Documentation Support**

#### 13.1.1 Related Documentation

For related documentation see the following:

Isolation Glossary

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |  |  |  |
|-----------|----------------|--------------|------------------------|---------------------|------------------------|--|--|--|--|
| UCC21220  | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |
| UCC21220A | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |

#### Table 5. Related Links

### 13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **13.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC21220DR | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Aug-2018



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC21220DR | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated