www.ti.com

SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

# LMV771/LMV772/LMV772Q/LMV774 Single/Dual/Quad, Low Offset, Low Noise, RRO Operational Amplifiers

Check for Samples: LMV771, LMV772, LMV774

#### **FEATURES**

- (Unless otherwise noted, typical values at V<sub>S</sub> = 2.7V)
- Guaranteed 2.7V and 5V specifications
- Maximum V<sub>OS</sub> (LMV771) 850μV (limit)
- Voltage noise
- $f = 100 \text{ Hz } 12.5 \text{ nV}/\sqrt{\text{Hz}}$
- $f = 10 \text{ kHz } 7.5 \text{nV}/\sqrt{\text{Hz}}$
- · Rail-to-Rail output swing
- $R_L = 600\Omega \ 100 \text{mV}$  from rail
- $R_L = 2k\Omega 50mV$  from rail
- Open loop gain with R<sub>L</sub> = 2kΩ 100dB
- V<sub>CM</sub> 0 to V<sup>+</sup> -0.9V
- Supply current (per amplifier) 550µA
- · Gain bandwidth product 3.5MHz

- Temperature range −40°C to 125°C
- LMV772Q is AEC-Q100 Grade 1 qualified and is manufactured on Automotive grade flow

#### **APPLICATIONS**

- Transducer amplifier
- Instrumentation amplifier
- Precision current sensing
- Data acquisition systems
- · Active filters and buffers
- Sample and hold
- Portable/battery powered electronics
- Automotive

#### DESCRIPTION

The LMV771/LMV772/LMV772Q/LMV774 are Single, Dual, and Quad low noise precision operational amplifiers intended for use in a wide range of applications. Other important characteristics of the family include: an extended operating temperature range of −40°C to 125°C, the tiny SC70-5 package for the LMV771, and low input bias current.

The extended temperature range of −40°C to 125°C allows the LMV771/LMV772/LMV772Q/LMV774 to accommodate a broad range of applications. The LMV771 expands National Semiconductor's Silicon Dust™ amplifier portfolio offering enhancements in size, speed, and power savings. The LMV771/LMV772/LMV772Q/LMV774 are guaranteed to operate over the voltage range of 2.7V to 5.0V and all have rail-to-rail output.

The LMV771/LMV772/LMV772Q/LMV774 family is designed for precision, low noise, low voltage, and miniature systems. These amplifiers provide rail-to-rail output swing into heavy loads. The maximum input offset voltage for the LMV771 is 850 µV at room temperature and the input common mode voltage range includes ground.

The LMV771 is offered in the tiny SC70-5 package, LMV772/LMV772Q in the space saving MSOP-8 and SOIC-8, and the LMV774 in TSSOP-14.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Silicon Dust is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



# **Connection Diagram**



Figure 1. SC70-5 (Top View)

# **Instrumentation Amplifier**



 $V_0 = -K (2a + 1) (V_1 - V_2)$  (1)



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



# Absolute Maximum Ratings (1)

| ESD Tolerance (2)                                |                              |
|--------------------------------------------------|------------------------------|
| Machine Model                                    | 200V                         |
| Human Body Model                                 | 2000V                        |
| Differential Input Voltage                       | ± Supply Voltage             |
| Voltage at Input Pins                            | $(V^+) + 0.3V, (V^-) - 0.3V$ |
| Current at Input Pins                            | ±10 mA                       |
| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 5.75V                        |
| Output Short Circuit to V <sup>+</sup>           | (3)                          |
| Output Short Circuit to V <sup>-</sup>           | (4)                          |
| Mounting Temperture                              |                              |
| Infrared or Convection (20 sec)                  | 235°C                        |
| Wave Soldering Lead Temp (10 sec)                | 260°C                        |
| Storage Temperature Range                        | −65°C to 150°C               |
| Junction Temperature (5)                         | 150°C                        |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
- Human Body Model is 1.5 k $\Omega$  in series with 100 pF. Machine Model is  $0\Omega$  in series with 20 pF.
- Shorting output to V<sup>+</sup> will adversely affect reliability. Shorting output to V<sup>-</sup> will adversely affect reliability.
- The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) I \theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

# Operating Ratings (1)

| Supply Voltage                       | 2.7V to 5.5V   |
|--------------------------------------|----------------|
| Temperature Range                    | -40°C to 125°C |
| Thermal Resistance ( $\theta_{JA}$ ) |                |
| SC70-5 Package                       | 440 °C/W       |
| 8-Pin MSOP                           | 235°C/W        |
| 8-Pin SOIC                           | 190°C/W        |
| 14-Pin TSSOP                         | 155°C/W        |
|                                      |                |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.



# 2.7V DC Electrical Characteristics (1)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25$  °C.  $V^+ = 2.7$  V,  $V^- = 0$  V,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                          | Condition                                                               | Min<br>(2)          | Тур<br>(3)       | Max<br>(2)          | Units |
|-------------------|------------------------------------|-------------------------------------------------------------------------|---------------------|------------------|---------------------|-------|
|                   |                                    | LMV771                                                                  |                     | 0.3              | 0.85<br><b>1.0</b>  | \/    |
| V <sub>OS</sub>   | Input Offset Voltage               | LMV772/LMV772Q/LMV774                                                   |                     | 0.3              | 1.0<br><b>1.2</b>   | mV    |
| TCV <sub>OS</sub> | Input Offset Voltage Average Drift |                                                                         |                     | -0.45            |                     | μV/°C |
| I <sub>B</sub>    | Input Bias Current (4)             | V <sub>CM</sub> = 1V                                                    |                     | -0.1             | 100<br><b>250</b>   | pA    |
| los               | Input Offset Current (4)           |                                                                         |                     | 0.004            | 100                 | pA    |
| I <sub>S</sub>    | Supply Current (Per Amplifier)     |                                                                         |                     | 550              | 900<br><b>910</b>   | μA    |
| CMRR              | Common Mode Rejection Ratio        | 0.5 ≤ V <sub>CM</sub> ≤ 1.2V                                            | 74<br><b>72</b>     | 80               |                     | dB    |
| PSSR              | Power Supply Rejection Ratio       | 2.7V ≤ V <sup>+</sup> ≤ 5V                                              | 82<br><b>76</b>     | 90               |                     | dB    |
| V <sub>CM</sub>   | Input Common-Mode Voltage Range    | For CMRR ≥ 50dB                                                         | 0                   |                  | 1.8                 | V     |
| ۸                 | Large Signal Voltage Gain          | $R_L = 600\Omega$ to 1.35V,<br>$V_O = 0.2$ V to 2.5V, <sup>(6)</sup>    | 92<br><b>80</b>     | 100              |                     | 10    |
| $A_V$             | (5)                                | $R_L = 2k\Omega$ to 1.35V,<br>V <sub>O</sub> = 0.2V to 2.5V, (7)        | 98<br><b>86</b>     | 100              |                     | dB    |
| M                 | Output Suina                       | $R_L = 600\Omega$ to 1.35V<br>V <sub>IN</sub> = ± 100mV, <sup>(6)</sup> | 0.11<br><b>0.14</b> | 0.084 to<br>2.62 | 2.59<br><b>2.56</b> | V     |
| Vo                | Output Swing                       | $R_L = 2k\Omega \text{ to } 1.35V$<br>$V_{IN} = \pm 100 \text{mV}, (7)$ | 0.05<br><b>0.06</b> | 0.026 to<br>2.68 | 2.65<br><b>2.64</b> | V     |
| 1                 | Output Chart Circuit Current       | Sourcing, $V_O = 0V$<br>$V_{IN} = 100mV$                                | 18<br><b>11</b>     | 24               |                     | A     |
| lo                | Output Short Circuit Current       | Sinking, $V_O = 2.7V$<br>$V_{IN} = -100 \text{mV}$                      | 18<br><b>11</b>     | 22               |                     | mA    |

Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .

All limits are guaranteed by testing or statistical analysis.

Typical values represent the most likely parametric norm.

Limits guaranteed by design.

 $R_L$  is connected to mid-supply. The output voltage is set at 200mV from the rails.  $V_O = GND + 0.2V$  and  $V_O = V^+ -0.2V$  For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^{\circ}$ C to 85°C.

For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^{\circ}$ C to  $85^{\circ}$ C. If R<sub>L</sub> is relaxed to 10 k $\Omega$ , then for LMV772/LMV772Q/LMV774 temperature limits apply to -40°C to 125°C.



# 2.7V AC Electrical Characteristics (1)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25$  °C.  $V^+ = 5.0 V$ ,  $V^- = 0 V$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1 M \Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol         | Parameter                               | Conditions                                                   | Min<br>(2) | <b>Typ</b> (3) | Max<br>(2) | Units  |
|----------------|-----------------------------------------|--------------------------------------------------------------|------------|----------------|------------|--------|
| SR             | Slew Rate (4)                           | $A_V = +1$ , $R_L = 10 \text{ k}\Omega$                      |            | 1.4            |            | V/µs   |
| GBW            | Gain-Bandwidth Product                  |                                                              |            | 3.5            |            | MHz    |
| Φ <sub>m</sub> | Phase Margin                            |                                                              |            | 79             |            | Deg    |
| G <sub>m</sub> | Gain Margin                             |                                                              |            | <b>-</b> 15    |            | dB     |
| e <sub>n</sub> | Input-Referred Voltage Noise (Flatband) | f = 10kHz                                                    |            | 7.5            |            | nV/√Hz |
| e <sub>n</sub> | Input-Referred Voltage Noise (I/f)      | f = 100Hz                                                    |            | 12.5           |            | nV/√Hz |
| in             | Input-Referred Current Noise            | f = 1kHz                                                     |            | 0.001          |            | pA/√Hz |
| THD            | Total Harmonic Distortion               | $f = 1kHz, A_V = +1$<br>$R_L = 600\Omega, V_{IN} = 1 V_{PP}$ |            | 0.007          |            | %      |

Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>.
 All limits are guaranteed by testing or statistical analysis.
 Typical values represent the most likely parametric norm.

The number specified is the slower of positive and negative slew rates.



# 5.0V DC Electrical Characteristics (1)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25$  °C.  $V^+ = 5.0 \text{V}$ ,  $V^- = 0 \text{V}$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1 \text{M}\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                            | Condition                                                                  | Min<br>(2)          | Typ<br>(3)       | Max<br>(2)          | Units |  |
|-------------------|--------------------------------------|----------------------------------------------------------------------------|---------------------|------------------|---------------------|-------|--|
| \/                |                                      | LMV771                                                                     |                     | 0.25             | 0.85<br><b>1.0</b>  | mV    |  |
| V <sub>OS</sub>   | Input Offset Voltage                 | LMV772/LMV772Q/LMV774                                                      |                     | 0.25             | 1.0<br><b>1.2</b>   | mv    |  |
| TCV <sub>OS</sub> | Input Offset Voltage Average Drift   |                                                                            |                     | -0.35            |                     | μV/°C |  |
| I <sub>B</sub>    | Input Bias Current (4)               | V <sub>CM</sub> = 1V                                                       |                     | -0.23            | 100<br><b>250</b>   | pA    |  |
| los               | Input Offset Current (4)             |                                                                            |                     | 0.017            | 100                 | pA    |  |
| I <sub>S</sub>    | Supply Current (Per Amplifier)       |                                                                            |                     | 600              | 950<br><b>960</b>   | μΑ    |  |
| CMRR              | Common Mode Rejection Ratio          | 0.5 ≤ V <sub>CM</sub> ≤ 3.5V                                               | 80<br><b>79</b>     | 90               |                     | dB    |  |
| PSRR              | Power Supply Rejection Ratio         | 2.7V ≤ V <sup>+</sup> ≤ 5V                                                 | 82<br><b>76</b>     | 90               |                     | dB    |  |
| V <sub>CM</sub>   | Input Common-Mode Voltage Range      | For CMRR ≥ 50dB                                                            | 0                   |                  | 4.1                 | V     |  |
| ^                 | Large Signal Voltage Gain            | $R_L = 600\Omega$ to 2.5V,<br>$V_O = 0.2V$ to 4.8V, <sup>(6)</sup>         | 92<br><b>89</b>     | 100              |                     | 40    |  |
| $A_V$             | (5)                                  | $R_L = 2k\Omega \text{ to } 2.5V,$<br>$V_O = 0.2V \text{ to } 4.8V,$ (7)   | 98<br><b>95</b>     | 100              |                     | dB    |  |
| \/                | Outrast Coding                       | $R_L = 600\Omega \text{ to } 2.5V$<br>$V_{IN} = \pm 100 \text{mV}, ^{(6)}$ | 0.15<br><b>0.23</b> | 0.112 to<br>4.9  | 4.85<br><b>4.77</b> |       |  |
| Vo                | Output Swing                         | $R_L = 2k\Omega \text{ to } 2.5V$<br>$V_{IN} = \pm 100 \text{mV}, (7)$     | 0.06<br><b>0.07</b> | 0.035 to<br>4.97 | 4.94<br><b>4.93</b> | V     |  |
|                   | Output Short Circuit Current (4) (8) | Sourcing, V <sub>O</sub> = 0V<br>V <sub>IN</sub> = 100mV                   | 35<br><b>35</b>     | 75               |                     | A     |  |
| 0                 | Output Short Circuit Current (4) (6) | Sinking, $V_O = 2.7V$<br>$V_{IN} = -100 \text{mV}$                         | 35<br><b>35</b>     | 66               |                     | mA mA |  |

Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .

Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device.

All limits are guaranteed by testing or statistical analysis.

Typical values represent the most likely parametric norm.

Limits guaranteed by design.

 $R_L$  is connected to mid-supply. The output voltage is set at 200mV from the rails.  $V_O = GND + 0.2V$  and  $V_O = V^+ -0.2V$  For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^{\circ}$ C to 85°C.

For LMV772/LMV772Q/LMV774, temperature limits apply to  $-40^{\circ}$ C to 85°C. If R<sub>L</sub> is relaxed to 10 k $\Omega$ , then for LMV772/LMV772Q/LMV774 temperature limits apply to -40°C to 125°C.



# 5.0V AC Electrical Characteristics (1)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25$  °C.  $V^+ = 5.0 V$ ,  $V^- = 0 V$ ,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1 M \Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol         | Parameter                               | Conditions                                                   | <b>Min</b> (2) | <b>Typ</b> (3) | Max<br>(2) | Units  |
|----------------|-----------------------------------------|--------------------------------------------------------------|----------------|----------------|------------|--------|
| SR             | Slew Rate (4)                           | $A_V = +1$ , $R_L = 10 \text{ k}\Omega$                      |                | 1.4            |            | V/µs   |
| GBW            | Gain-Bandwidth Product                  |                                                              |                | 3.5            |            | MHz    |
| $\Phi_{m}$     | Phase Margin                            |                                                              |                | 79             |            | Deg    |
| G <sub>m</sub> | Gain Margin                             |                                                              |                | -15            |            | dB     |
| e <sub>n</sub> | Input-Referred Voltage Noise (Flatband) | f = 10kHz                                                    |                | 6.5            |            | nV/√Hz |
| e <sub>n</sub> | Input-Referred Voltage Noise (I/f)      | f = 100Hz                                                    |                | 12             |            | nV/√Hz |
| i <sub>n</sub> | Input-Referred Current Noise            | f = 1kHz                                                     |                | 0.001          |            | pA/√Hz |
| THD            | Total Harmonic Distortion               | $f = 1kHz, A_V = +1$<br>$R_L = 600\Omega, V_{IN} = 1 V_{PP}$ |                | 0.007          |            | %      |

- Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .
- All limits are guaranteed by testing or statistical analysis.
- Typical values represent the most likely parametric norm.

  The number specified is the slower of positive and negative slew rates.

# **Connection Diagrams**



Figure 2. SC70-5 (Top View)



Figure 3. 8-Pin MSOP/SOIC (Top View)



Figure 4. 14-Pin TSSOP (Top View)



# **Typical Performance Characteristics**





















### **Sinking Current**





#### **Sourcing Current**



### **Sinking Current**



Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device.
 Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device.



# Input Voltage Noise



# **Input Bias Current Over Temperature**



# THD+N vs.



# Input Bias Current Over Temperature



### **Input Bias Current Over Temperature**



THD+N





#### Slew Rate



#### **Open Loop Frequency Response**



#### Open Loop Gain & Phase with Cap. Loading



# Non-Inverting Small Signal Pulse Response



#### **Open Loop Frequency Response Over Temperature**



**Open Loop Frequency Response** 



Open Loop Gain & Phase with Cap. Loading



# Non-Inverting Large Signal Pulse Response





### Non-Inverting Small Signal Pulse Response



TIME (10 µs/div)

#### Non-Inverting Small Signal Pulse Response



TIME (10 µs/div)

#### **Inverting Small Signal Pulse Response**



TIME (10  $\mu$ s/div)

### **Inverting Small Signal Pulse Response**



Non-Inverting Large Signal Pulse Response



TIME (10 µs/div)

#### Non-Inverting Large Signal Pulse Response



TIME (10 µs/div)

#### **Inverting Large Signal Pulse Response**



TIME (10  $\mu$ s/div)

# **Inverting Large Signal Pulse Response**



TIME (10 µs/div)





TIME (10 µs/div)









TIME (10 µs/div)







**Crosstalk Rejection** 

vs. Frequency (LMV772/LMV772Q/LMV774) 120 100



# **Application Note**

#### LMV771/LMV772/LMV772Q/LMV774

The LMV771/LMV772LMV772Q/LMV774 are a family of precision amplifiers with very low noise and ultra low offset voltage. LMV771/LMV772/LMV772Q/LMV774's extended temperature range of -40°C to 125°C enables the user to design this family of products into a variety of applications including automotive.

The LMV771 has a maximum offset voltage of 1mV over the extended temperature range. This makes the LMV771 ideal for applications where precision is important.

The LMV772/LMV772Q/LMV774 have a maximum offset voltage of 1mV at room temperature and 1.2mV over the extended temperature range of -40°C to 125°C. Care must be taken when the LMV772/LMV772Q/LMV774 are designed into applications with heavy loads under extreme temperature conditions. As indicated in the DC tables, the LMV772/LMV772Q/LMV774's gain and output swing may be reduced at temperatures between 85°C and 125°C with loads heavier than 2kΩ.

### **INSTRUMENTATION AMPLIFIER**

Measurement of very small signals with an amplifier requires close attention to the input impedance of the amplifier, gain of the overall signal on the inputs, and the gain on each input since we are only interested in the difference of the two inputs and the common signal is considered noise. A classic solution is an instrumentation amplifier. Instrumentation amplifiers have a finite, accurate, and stable gain. Also they have extremely high input impedances and very low output impedances. Finally they have an extremely high CMRR so that the amplifier can only respond to the differential signal. A typical instrumentation amplifier is shown in Figure 5.



Figure 5. Instrumentation Amplifier



There are two stages in this amplifier. The last stage, output stage, is a differential amplifier. In an ideal case the two amplifiers of the first stage, input stage, would be set up as buffers to isolate the inputs. However they cannot be connected as followers because of real amplifier's mismatch. That is why there is a balancing resistor between the two. The product of the two stages of gain will give the gain of the instrumentation amplifier. Ideally, the CMRR should be infinite. However the output stage has a small non-zero common mode gain which results from resistor mismatch.

In the input stage of the circuit, current is the same across all resistors. This is due to the high input impedance and low input bias current of the LMV771. With the node equations we have:

GIVEN: 
$$I_{R_1} = I_{R_{11}}$$
 (2)

# By Ohm's Law:

$$V_{O1} - V_{O2} = (2R_1 + R_{11}) I_{R_{11}}$$
  
=  $(2a + 1) R_{11} \cdot I_{R_{11}}$   
=  $(2a + 1) V_{R_{11}}$ 

(3)

However:

$$V_{R_{11}} = V_1 - V_2$$
 (4)

So we have:

$$V_{O1} - V_{O2} = (2a+1)(V_1 - V_2)$$
 (5)

Now looking at the output of the instrumentation amplifier:

$$V_{O} = \frac{KR_{2}}{R_{2}} (V_{O2} - V_{O1})$$

$$= -K (V_{O1} - V_{O2})$$
(6)

Substituting from Equation 5:

$$V_0 = -K (2a + 1) (V_1 - V_2)$$
 (7)

This shows the gain of the instrumentation amplifier to be:

$$-K(2a+1) \tag{8}$$

Typical values for this circuit can be obtained by setting: a = 12 and K = 4. This results in an overall gain of -100.

Figure 6 shows typical CMRR characteristics of this Instrumentation amplifier over frequency. Three LMV771 amplifiers are used along with 1% resistors to minimize resistor mismatch. Resistors used to build the circuit are:  $R_1 = 21.6k\Omega$ ,  $R_{11} = 1.8k\Omega$ ,  $R_2 = 2.5k\Omega$  with K = 40 and a = 12. This results in an overall gain of -1000, -K(2a+1) = -1000.



Figure 6. CMRR vs. Frequency



#### **ACTIVE FILTER**

Active filters are circuits with amplifiers, resistors, and capacitors. The use of amplifiers instead of inductors, which are used in passive filters, enhances the circuit performance while reducing the size and complexity of the filter

The simplest active filters are designed using an inverting op amp configuration where at least one reactive element has been added to the configuration. This means that the op amp will provide "frequency-dependent" amplification, since reactive elements are frequency dependent devices.

#### **LOW PASS FILTER**

The following shows a very simple low pass filter.



Figure 7. Lowpass Filter

The transfer function can be expressed as follows:

By KCL:

$$\frac{-V_{1}}{R_{1}} - \frac{V_{0}}{\left[\frac{1}{\text{jwc}}\right]} - \frac{V_{0}}{R_{2}} = 0 \tag{9}$$

Simplifying this further results in:

$$V_{O} = \frac{-R_{2}}{R_{1}} \left[ \frac{1}{jwcR_{2} + 1} \right] V_{i}$$
 (10)

or

$$\frac{V_0}{V_i} = \frac{-R_2}{R_1} \left[ \frac{1}{jwcR_2 + 1} \right] \tag{11}$$

Now, substituting  $\omega$ =2 $\pi$ f, so that the calculations are in f(Hz) and not  $\omega$ (rad/s), and setting the DC gain H<sub>O</sub> =  $-R_2/R_1$  and H =  $V_0/V_i$ 

$$H = H_O \left[ \frac{1}{j2\pi f c R_2 + 1} \right] \tag{12}$$

Set:  $f_0 = 1/(2\pi R_1 C)$ 

$$H = H_O\left[\frac{1}{1+j(f/f_O)}\right] \tag{13}$$

Low pass filters are known as lossy integrators because they only behave as an integrator at higher frequencies. Just by looking at the transfer function one can predict the general form of the bode plot. When the  $f/f_0$  ratio is small, the capacitor is in effect an open circuit and the amplifier behaves at a set DC gain. Starting at  $f_0$ , -3dB corner, the capacitor will have the dominant impedance and hence the circuit will behave as an integrator and the signal will be attenuated and eventually cut. The bode plot for this filter is shown in the following picture:





Figure 8. Lowpass Filter Transfer Function

#### **HIGH PASS FILTER**

In a similar approach, one can derive the transfer function of a high pass filter. A typical first order high pass filter is shown below:



Figure 9. Highpass Filter

Writing the KCL for this circuit:

(V<sub>1</sub> denotes the voltage between C and R<sub>1</sub>)

$$\frac{V_1 \cdot V_i}{\frac{1}{jwC}} = \frac{V_1 \cdot V^{-1}}{R_1} \tag{14}$$

$$\frac{V^{-}+V_{1}}{R_{1}} = \frac{V^{-}+V_{0}}{R_{2}} \tag{15}$$

Solving these two equations to find the transfer function and using:

$$f_{O} = \frac{1}{2\pi R_{1}C} \tag{16}$$

(high frequency gain) 
$$^{H_O = \frac{-R_2}{R_1}}$$
 and  $^{H_E = \frac{V_O}{V_i}}$ 

Which results:

$$H = H_O \frac{j (f/f_O)}{1 + j (f/f_O)}$$
 (17)

Looking at the transfer function, it is clear that when  $f/f_O$  is small, the capacitor is open and hence no signal is getting in to the amplifier. As the frequency increases the amplifier starts operating. At  $f = f_O$  the capacitor behaves like a short circuit and the amplifier will have a constant, high frequency, gain of  $H_O$ . Figure 10 shows the transfer function of this high pass filter:



Figure 10. Highpass Filter Transfer Function

### **BAND PASS FILTER**



Figure 11. Bandpass Filter

Combining a low pass filter and a high pass filter will generate a band pass filter. In this network the input impedance forms the high pass filter while the feedback impedance forms the low pass filter. Choosing the corner frequencies so that  $f_1 < f_2$ , then all the frequencies in between,  $f_1 \le f \le f_2$ , will pass through the filter while frequencies below  $f_1$  and above  $f_2$  will be cut off.

The transfer function can be easily calculated using the same methodology as before.

$$H = H_0 \frac{\int_{[1+j(t/f_1)]}^{[t/f_1)} [1+j(t/f_2)]}{[1+j(t/f_1)][1+j(t/f_2)]}$$
(18)

Where

$$f_{1} = \frac{1}{2\pi R_{1}C_{1}}$$

$$f_{2} = \frac{1}{2\pi R_{2}C_{2}}$$

$$H_{O} = \frac{-R_{2}}{R_{1}}$$
(19)

The transfer function is presented in the following figure.





Figure 12. Bandpass filter Transfer Function

### STATE VARIABLE ACTIVE FILTER

State variable active filters are circuits that can simultaneously represent high pass, band pass, and low pass filters. The state variable active filter uses three separate amplifiers to achieve this task. A typical state variable active filter is shown in Figure 13. The first amplifier in the circuit is connected as a gain stage. The second and third amplifiers are connected as integrators, which means they behave as low pass filters. The feedback path from the output of the third amplifier to the first amplifier enables this low frequency signal to be fed back with a finite and fairly low closed loop gain. This is while the high frequency signal on the input is still gained up by the open loop gain of the 1st amplifier. This makes the first amplifier a high pass filter. The high pass signal is then fed into a low pass filter. The outcome is a band pass signal, meaning the second amplifier is a band pass filter. This signal is then fed into the third amplifiers input and so, the third amplifier behaves as a simple low pass filter.



Figure 13. State Variable Active Filter

The transfer function of each filter needs to be calculated. The derivations will be more trivial if each stage of the filter is shown on its own.

The three components are:







For A<sub>1</sub> the relationship between input and output is:

$$V_{O1} = \frac{-R_4}{R_1} V_0 + \left[ \frac{R_6}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] V_{IN} + \left[ \frac{R_5}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] V_{O2}$$
(20)

This relationship depends on the output of all the filters. The input-output relationship for  $A_2$  can be expressed as:

$$V_{O2} = \frac{-1}{s C_2 R_2} V_{O1}$$
 (21)

And finally this relationship for A<sub>3</sub> is as follows:

$$V_{O} = \frac{-1}{s C_{3} R_{3}} V_{O2}$$
 (22)

Re-arranging these equations, one can find the relationship between  $V_O$  and  $V_{IN}$  (transfer function of the lowpass filter),  $V_{O1}$  and  $V_{IN}$  (transfer function of the bandpass filter) These relationships are as follows:

#### Lowpass Filter

$$\frac{V_{O}}{V_{IN}} = \frac{\left[\frac{R_{1} + R_{4}}{R_{1}}\right] \left[\frac{R_{6}}{R_{5} + R_{6}}\right] \left[\frac{1}{C_{2}C_{3}R_{2}R_{3}}\right]}{s^{2} + s \left[\frac{1}{C_{2}R_{2}}\right] \left[\frac{R_{5}}{R_{5} + R_{6}}\right] \left[\frac{R_{1} + R_{4}}{R_{1}}\right] + \left[\frac{1}{C_{2}C_{3}R_{2}R_{3}}\right]} \tag{23}$$

### Highpass Filter

$$\frac{V_{O1}}{V_{IN}} = \frac{s^2 \left[ \frac{R_1 + R_4}{R_1} \right] \left[ \frac{R_6}{R_5 + R_6} \right]}{s^2 + s \left[ \frac{1}{C_2 R_2} \right] \left[ \frac{R_5}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] + \left[ \frac{1}{C_2 C_3 R_2 R_3} \right]}$$
(24)

#### Bandpass Filter

$$\frac{V_{O2}}{V_{IN}} = \frac{s \left[ \frac{1}{C_2 R_2} \right] \left[ \frac{R_1 + R_4}{R_1} \right] \left[ \frac{R_6}{R_5 + R_6} \right]}{s^2 + s \left[ \frac{1}{C_2 R_2} \right] \left[ \frac{R_5}{R_5 + R_6} \right] \left[ \frac{R_1 + R_4}{R_1} \right] + \left[ \frac{1}{C_2 C_3 R_2 R_3} \right]}$$
(25)

The center frequency and Quality Factor for all of these filters is the same. The values can be calculated in the following manner:



$$\omega_{C} = \sqrt{\frac{1}{C_{2}C_{3}R_{2}R_{3}}}$$
 and 
$$Q = \sqrt{\frac{C_{2}R_{2}}{C_{3}R_{3}}} \left[ \frac{R_{5} + R_{6}}{R_{6}} \right] \left[ \frac{R_{1}}{R_{1} + R_{4}} \right]$$
 (26)

A design example is shown here:

Designing a bandpass filter with center frequency of 10kHz and Quality Factor of 5.5

To do this, first consider the Quality Factor. It is best to pick convenient values for the capacitors.  $C_2 = C_3 = 1000 pF$ . Also, choose  $R_1 = R_4 = 30 k\Omega$ . Now values of  $R_5$  and  $R_6$  need to be calculated. With the chosen values for the capacitors and resistors, Q reduces to:

$$Q = \frac{11}{2} = \frac{1}{2} \left[ \frac{R_5 + R_6}{R_6} \right] \tag{27}$$

or

$$R_5 = 10R_6 R_6 = 1.5k\Omega R_5 = 15k\Omega$$
 (28)

Also, for f = 10kHz, the center frequency is  $\omega_c = 2\pi f = 62.8 \text{kHz}$ .

Using the expressions above, the appropriate resistor values will be  $R_2 = R_3 = 16k\Omega$ .

The following graphs show the transfer function of each of the filters. The DC gain of this circuit is:

DC GAIN = 
$$\left[\frac{R_1 + R_4}{R_1}\right] \left[\frac{R_6}{R_5 + R_6}\right] = -14.8 \text{ dB}$$

The frequency responses of each stage of the state variable active filter when implemented with the LMV774 are shown in the following figures:



Figure 14. Lowpass Filter Frequency Response



Figure 15. Bandpass Filter Frequency Response



Figure 16. Highpass Filter Frequency Response





17-Mar-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|----------------------|---------|
| LMV771MG         | NRND   | SC70         | DCK                | 5    | 1000           | TBD                        | Call TI           | Call TI            | -40 to 125   | A75                  |         |
| LMV771MG/NOPB    | ACTIVE | SC70         | DCK                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | A75                  | Samples |
| LMV771MGX/NOPB   | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | A75                  | Samples |
| LMV772MA/NOPB    | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | LMV7<br>72MA         | Samples |
| LMV772MAX/NOPB   | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | LMV7<br>72MA         | Samples |
| LMV772MM/NOPB    | ACTIVE | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | A91A                 | Samples |
| LMV772MMX/NOPB   | ACTIVE | VSSOP        | DGK                | 8    | 3500           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | A91A                 | Samples |
| LMV772QMM/NOPB   | ACTIVE | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | AJ7A                 | Samples |
| LMV772QMMX/NOPB  | ACTIVE | VSSOP        | DGK                | 8    | 3500           | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | AJ7A                 | Samples |
| LMV774MT/NOPB    | ACTIVE | TSSOP        | PW                 | 14   | 94             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | LMV77<br>4MT         | Samples |
| LMV774MTX/NOPB   | ACTIVE | TSSOP        | PW                 | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | LMV77<br>4MT         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

# **PACKAGE OPTION ADDENDUM**



17-Mar-2017

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV772. LMV772-Q1:

Catalog: LMV772

Automotive: LMV772-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 6-Nov-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV771MG        | SC70            | DCK                | 5  | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV771MG/NOPB   | SC70            | DCK                | 5  | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV771MGX/NOPB  | SC70            | DCK                | 5  | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV772MAX/NOPB  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV772MM/NOPB   | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV772MMX/NOPB  | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV772QMM/NOPB  | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV772QMMX/NOPB | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV774MTX/NOPB  | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 6-Nov-2015



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV771MG        | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV771MG/NOPB   | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV771MGX/NOPB  | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV772MAX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV772MM/NOPB   | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV772MMX/NOPB  | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV772QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV772QMMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV774MTX/NOPB  | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.