

Sample &

Buy





TLV70012A-Q1, TLV70025-Q1 TLV70030-Q1, TLV70033-Q1

SLVSA61H-FEBRUARY 2010-REVISED AUGUST 2016

# TLV700xx-Q1 200-mA Low-I<sub>Q</sub> Low-Dropout Regulator for Portable Devices

Technical

Documents

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- 2% Accuracy
- Low I<sub>Q</sub>: 31 μA
- Fixed Output Voltages
  - TLV70033-Q1: 3.3 V
  - TLV70030-Q1: 3 V
  - TLV70025-Q1: 2.5 V
  - TLV70012A-Q1: 1.2 V
- High PSRR: 68 dB at 1 kHz
- Stable With Effective Capacitance of 0.1 μF
- Thermal Shutdown and Overcurrent Protection
- Latch-Up Performance Meets 100 mA Per AEC-Q100, Level I
- Available in the SOT-5 (DDC) and SC70-5 (DCK) Packages

## 2 Applications

Automotive Second-Stage Power Supply

## 3 Description

Tools &

Software

The TLV700xx-Q1 family of low-dropout (LDO) linear regulators are low-quiescent-current devices with excellent line- and load-transient performance. These LDOs are designed for power-sensitive applications. A precision band-gap and error amplifier provides overall 2% accuracy. Low output noise, very high power-supply rejection ratio (PSRR), and low dropout voltage make this series of devices ideal for most battery-operated handheld equipment or for working as a second-stage power supply for connecting automotive battery applications. All device versions have thermal shutdown and current limit for safety.

Support &

Community

....

Furthermore, these devices are stable with an effective output capacitance of only 0.1  $\mu$ F. This feature enables the use of cost-effective capacitors that have higher bias voltages and temperature derating. The devices regulate to specified accuracy with no output load.

The TLV700xx-Q1 LDOs are available in the SOT-5 (DDC) and the SC70-5 (DCK) packages.

| Device | Inform | nation <sup>(1)</sup> |
|--------|--------|-----------------------|
|--------|--------|-----------------------|

| PART NUMBER  | PACKAGE  | BODY SIZE (NOM)   |
|--------------|----------|-------------------|
| TLV70012A-Q1 | SC70 (5) | 2.00 mm × 1.25 mm |
| TLV70025-Q1  | SOT (5)  | 2.90 mm × 1.60 mm |
| TLV70030-Q1  | SC70 (5) | 2.00 mm × 1.25 mm |
| TLV70033-Q1  | SOT (5)  | 2.90 mm × 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Circuit (Fixed-Voltage Versions)**



Copyright © 2016, Texas Instruments Incorporated

. .

# **Table of Contents**

| 1 |      | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 3         |
|   | 6.2  | ESD Ratings 3                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics 4       |
|   | 6.6  | Typical Characteristics 6          |
| 7 | Deta | ailed Description 10               |
|   | 7.1  | Overview 10                        |
|   | 7.2  | Functional Block Diagram 10        |
|   | 7.3  | Feature Description 10             |

|    | 7.4  | Device Functional Modes                         | 11 |
|----|------|-------------------------------------------------|----|
| 8  | App  | lication and Implementation                     | 12 |
|    | 8.1  | Application Information                         | 12 |
|    | 8.2  | Typical Application                             | 13 |
| 9  | Pow  | er Supply Recommendations                       | 14 |
| 10 | Lay  | out                                             | 14 |
|    | 10.1 | Layout Guidelines                               | 14 |
|    | 10.2 | Layout Example                                  | 15 |
| 11 | Dev  | ice and Documentation Support                   | 16 |
|    | 11.1 | Related Links                                   | 16 |
|    | 11.2 | Receiving Notification of Documentation Updates | 16 |
|    | 11.3 | Community Resources                             | 16 |
|    | 11.4 | Trademarks                                      | 16 |
|    | 11.5 | Electrostatic Discharge Caution                 | 16 |
|    | 11.6 | Glossary                                        | 16 |
| 12 |      | hanical, Packaging, and Orderable<br>mation     | 16 |
|    |      |                                                 |    |

7.4 Device Eurotienel Medee

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision G (September 2015) to Revision H

| • | Deleted all occurences of TLV70028-Q1 and TLV70032-Q1 throughout the data sheet                                                                                                                              | 1    |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added an I/O column to the Pin Functions table                                                                                                                                                               | 3    |
| • | Added Recommended Operating Conditions table to the data sheet                                                                                                                                               | 4    |
| • | Moved "High-ESR capacitors" sentence here from the former <i>Board Layout Recommendations to Improve PSRR</i><br>and Noise Performance section 8.1.2                                                         | . 12 |
| • | Deleted the Board Layout Recommendations to Improve PSRR and Noise Performance section. Moved its non-<br>redundant contents to Input and Output Capacitor Requirements or Layout Guidelines, as appropriate | . 12 |
| • | Changed Z to R in the equations                                                                                                                                                                              | 14   |
| • | Moved some layout information here from former Sectioni 8.1.2, Board Layout Recommendations to Improve PSRR and Noise Performance                                                                            | . 14 |
| • | Added the Receiving Notification of Documentation Updates section                                                                                                                                            | 16   |

#### Changes from Revision F (August 2013) to Revision G

Page

| CI | hanges from Revision E (January 2013) to Revision F                                                                           | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed CDM classification level from C3B to C4B in FEATURES list                                                             | 1    |
| •  | Changed Added T <sub>J</sub> to the Absolute Maximum Ratings and moved T <sub>A</sub> to the Recommended Operating Conditions | 3    |
| •  | Changed Ground pin current (shutdown) max value from 2 to 2.5 in Electrical Characteristics table                             | 4    |
| •  | Added TLV70028-Q1 and TLV70032-Q1 to document                                                                                 | 13   |



## 5 Pin Configuration and Functions



NC - No internal connection

#### **Pin Functions**

| PIN  |     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                   |  |
|------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                   |  |
| EN   | 3   | I   | Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode and reduces operating current to 1 $\mu$ A, nominal.                                                                                   |  |
| IN   | 1   | I   | Input pin. A small 1- $\mu$ F ceramic capacitor is recommended from this pin to ground to assure stability and good transient performance. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details. |  |
| GND  | 2   |     | Ground pin                                                                                                                                                                                                                                                    |  |
| NC   | 4   | —   | No internal connection. This pin can be tied to ground to improve thermal dissipation.                                                                                                                                                                        |  |
| OUT  | 5   | Ο   | Regulated output voltage pin. A small $1-\mu F$ ceramic capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details.                   |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

At  $T_A = -40^{\circ}$ C to 125°C (unless otherwise noted). All voltages are with respect to GND.<sup>(1)</sup>

|                  |                               | MIN       | MAX                | UNIT |  |
|------------------|-------------------------------|-----------|--------------------|------|--|
| V <sub>IN</sub>  | Input voltage                 | -0.3      | 6                  | V    |  |
| V <sub>EN</sub>  | Enable voltage                | -0.3      | 6                  | V    |  |
| V <sub>OUT</sub> | Output voltage                | -0.3      | 6                  | V    |  |
| I <sub>OUT</sub> | Maximum output current        | Internall | Internally limited |      |  |
|                  | Output short-circuit duration | Inde      | Indefinite         |      |  |
| TJ               | Operating ambient temperature | -40       | 150                | °C   |  |
| T <sub>stg</sub> | Storage temperature           | -55       | 150                | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                               |                                                         |                                              | VALUE | UNIT |
|-------------------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
| N/ Electronic de l'electronic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000                                        | N/    |      |
| V <sub>(ESD)</sub>            | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011 | ±750  | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

SLVSA61H -FEBRUARY 2010-REVISED AUGUST 2016

www.ti.com

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                               | MIN | NOM MAX         | UNIT |
|------------------|-------------------------------|-----|-----------------|------|
| V <sub>IN</sub>  | Input supply-voltage range    | 2   | 5.5             | V    |
| V <sub>OUT</sub> | Output voltage                | 1.2 | 4.8             | V    |
| I <sub>OUT</sub> | Oytput current                | 0   | 200             | mA   |
| V <sub>EN</sub>  | Voltage on EN pin             | 0   | V <sub>IN</sub> | V    |
| T <sub>A</sub>   | Operating ambient temperature | -40 | 125             | °C   |

### 6.4 Thermal Information

|                       |                                              | TLV700    | TLV700xx-Q1 |      |  |  |
|-----------------------|----------------------------------------------|-----------|-------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCK (SOT) | DDC (SOT)   | UNIT |  |  |
|                       |                                              | 5 Pins    | 5 PINS      |      |  |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 307.6     | 262.8       | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 79.1      | 68.2        | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 93.7      | 81.6        | °C/W |  |  |
| ΤιΨ                   | Junction-to-top characterization parameter   | 1.3       | 1.1         | °C/W |  |  |
| Ψјв                   | Junction-to-board characterization parameter | 92.8      | 80.9        | °C/W |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a       | n/a         | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

 $V_{IN} = V_{OUT(TYP)} + 0.3$  V or 2 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1$  µF, and  $T_A = -40^{\circ}$ C to 125°C (unless the second s otherwise noted). Typical values are at  $T_A = 25^{\circ}C$ .

| PARAMETER                        |                                | TEST CONI                                                                                | DITIONS                 | MIN | TYP  | MAX             | UNIT                 |
|----------------------------------|--------------------------------|------------------------------------------------------------------------------------------|-------------------------|-----|------|-----------------|----------------------|
| V                                |                                | –40°C ≤ T <sub>A</sub> ≤ 125°C                                                           | V <sub>OUT</sub> ≥ 1 V  | -2% |      | 2%              |                      |
| V <sub>OUT</sub>                 | DC output accuracy             |                                                                                          | $V_{OUT} < 1 V$         | -20 |      | 20              | mV                   |
| $\Delta V_{O}$ / $\Delta V_{IN}$ | Line regulation                | $V_{OUT(NOM)}$ + 0.5 V $\leq$ V <sub>IN</sub> :<br>I <sub>OUT</sub> = 10 mA              | ≤ 5.5 V                 |     | 1    | 5               | mV                   |
| $\Delta V_{O} / \Delta I_{OUT}$  | Load regulation                | 0 mA ≤ I <sub>OUT</sub> ≤ 200 mA, T<br>TLV70030-Q1, TLV7003                              |                         |     |      | 15              | mV                   |
|                                  | -                              | 0 mA ≤ I <sub>OUT</sub> ≤ 200 mA, T                                                      | LV70012A-Q1             |     |      | 20              |                      |
| V <sub>DO</sub>                  | Dropout voltage <sup>(1)</sup> | $V_{IN} = 0.98 \times V_{OUT(NOM)}, I$                                                   | <sub>OUT</sub> = 200 mA |     | 175  | 250             | mV                   |
| I <sub>CL</sub>                  | Output current limit           | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$                                                      |                         | 220 | 350  | 550             | mA                   |
|                                  | Ground pin current             | I <sub>OUT</sub> = 0 mA                                                                  |                         |     | 31   | 55              | μA                   |
| I <sub>GND</sub>                 |                                | $I_{OUT}$ = 200 mA, $V_{IN}$ = $V_{OI}$                                                  | <sub>UT</sub> + 0.5 V   |     | 270  |                 | μA                   |
| I <sub>SHDN</sub>                | Ground pin current (shutdown)  | $V_{EN} \le 0.4 \text{ V}, 2 \text{ V} \le V_{IN} \le$                                   | 4.5 V                   |     | 1    | 2.5             | μA                   |
| PSRR                             | Power-supply rejection ratio   | V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 V<br>I <sub>OUT</sub> = 10 mA, f = 1 kHz | /                       | 68  |      |                 | dB                   |
| V <sub>N</sub>                   | Output noise voltage           | BW = 100 Hz to 100 kHz<br>V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 \              |                         | 48  |      |                 | $\mu V_{\text{RMS}}$ |
| t <sub>STR</sub>                 | Startup time <sup>(2)</sup>    | C <sub>OUT</sub> = 1 μF, I <sub>OUT</sub> = 200 mA                                       |                         |     | 100  |                 | μS                   |
| V <sub>EN(HI)</sub>              | Enable pin high (enabled)      |                                                                                          |                         | 0.9 |      | V <sub>IN</sub> | V                    |
| V <sub>EN(LO)</sub>              | Enable pin low (disabled)      |                                                                                          |                         | 0   |      | 0.4             | V                    |
| I <sub>EN</sub>                  | Enable pin current             | V <sub>EN</sub> = 5.5 V , I <sub>OUT</sub> = 10 μA                                       |                         |     | 0.04 | 0.5             | μA                   |
| UVLO                             | Undervoltage lockout           | V <sub>IN</sub> rising                                                                   |                         |     | 1.9  |                 | V                    |

Copyright © 2010-2016, Texas Instruments Incorporated



5

www.ti.com

## **Electrical Characteristics (continued)**

 $V_{IN} = V_{OUT(TYP)} + 0.3$  V or 2 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1$   $\mu$ F, and  $T_A = -40^{\circ}$ C to 125°C (unless otherwise noted). Typical values are at  $T_A = 25^{\circ}$ C.

|                 | PARAMETER                     | TEST CONDITIONS                  | MIN | ТҮР | MAX | UNIT |
|-----------------|-------------------------------|----------------------------------|-----|-----|-----|------|
| T <sub>SD</sub> |                               | Shutdown, temperature increasing |     | 160 |     | °C   |
|                 | Thermal shutdown temperature  | Reset, temperature decreasing    |     | 140 |     | °C   |
| T <sub>A</sub>  | Operating ambient temperature |                                  | -40 |     | 125 | °C   |

#### TLV70012A-Q1, TLV70025-Q1 TLV70030-Q1, TLV70033-Q1

SLVSA61H - FEBRUARY 2010 - REVISED AUGUST 2016



www.ti.com

## 6.6 Typical Characteristics

 $T_J = -40^{\circ}C$  to 125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1 \ \mu$ F (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}C$ .



6



## **Typical Characteristics (continued)**

 $T_{J} = -40^{\circ}C \text{ to } 125^{\circ}C, V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V or } 2 \text{ V (whichever is greater); } I_{OUT} = 10 \text{ mA}, V_{EN} = V_{IN}, C_{OUT} = 1 \text{ } \mu\text{F (unless otherwise noted). Typical values are at } T_{J} = 25^{\circ}C.$ 



#### TLV70012A-Q1, TLV70025-Q1 TLV70030-Q1, TLV70033-Q1 SLVSA61H – FEBRUARY 2010 – REVISED AUGUST 2016

TEXAS INSTRUMENTS

www.ti.com

# **Typical Characteristics (continued)**

 $T_J = -40^{\circ}$ C to 125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1 \mu$ F (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}$ C.



8



9

#### www.ti.com

## **Typical Characteristics (continued)**

 $T_{\rm J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}, V_{\rm IN} = V_{\rm OUT(TYP)} + 0.5 \text{ V or } 2 \text{ V (whichever is greater); } I_{\rm OUT} = 10 \text{ mA}, V_{\rm EN} = V_{\rm IN}, C_{\rm OUT} = 1 \text{ } \mu\text{F (unless otherwise noted). Typical values are at } T_{\rm J} = 25^{\circ}\text{C}.$ 





## 7 Detailed Description

## 7.1 Overview

The TLV700xx-Q1 low-dropout (LDO) linear regulators are low-quiescent-current devices with excellent line- and load-transient performance. These LDOs are designed for power-sensitive applications. A precision band-gap and error amplifier provides overall 2% accuracy together with low output noise, very high power-supply rejection ratio (PSRR), and low dropout voltage.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Internal Current Limit

The TLV700xx-Q1 internal current limit helps to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage. In such a case, the output voltage is not regulated, and is  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The PMOS pass transistor dissipates ( $V_{IN} - V_{OUT}$ )  $\times I_{LIMIT}$  until thermal shutdown is triggered and the device turns off. As the device cools down, it is turned on by the internal thermal-shutdown circuit. If the fault condition continues, the device cycles between current limit and thermal shutdown. See the *Thermal Information* section for more details.

The PMOS pass element in the TLV700xx-Q1 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended.

## 7.3.2 Shutdown

The enable pin (EN) is active-high and is compatible with standard and low-voltage TTL-CMOS levels. When shutdown capability is not required, EN can be connected to the IN pin.

10 Submit Documentation Feedback



#### Feature Description (continued)

#### 7.3.3 Dropout Voltage

The TLV700xx-Q1 uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $r_{DS(on)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device behaves as a resistor in dropout.

As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in Figure 13 in the *Typical Characteristics* section.

#### 7.3.4 Undervoltage Lockout (UVLO)

The TLV700xx-Q1 uses an undervoltage lockout circuit to keep the output shut off until internal circuitry is operating properly.

#### 7.4 Device Functional Modes

#### 7.4.1 Operation With V<sub>IN</sub> Less than 2 V

The TLV700xx-Q1 family of devices operates with input voltages above 2 V. The typical UVLO voltage is 1.9 V, and the device operates at an input voltage above 2 V. When input voltage falls below the UVLO voltage, the device shuts down.

#### 7.4.2 Operation With V<sub>IN</sub> Greater than 2 V

When  $V_{IN}$  is greater than 2 V, if the input voltage is higher than the desired output voltage plus dropout voltage, the output voltage is equal to the desired value. Otherwise, output voltage is  $V_{IN}$  minus the dropout voltage.

TEXAS INSTRUMENTS

www.ti.com

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TLV700xx-Q1 belongs to a new family of next-generation value LDO regulators. The device consumes low quiescent current and delivers excellent line and load transient performance. These characteristics, combined with low noise, very good PSRR with little ( $V_{IN} - V_{OUT}$ ) headroom, make this device ideal for RF portable applications. This family of regulators offers subband-gap output voltages down to 0.7 V, current limit, and thermal protection, and is specified from -40°C to 125°C.

#### 8.1.1 Input and Output Capacitor Requirements

Recommended capacitors are 1.0-µF X5R- and X7R-type ceramic because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature.

However, the TLV700xx-Q1 is designed to be stable with an *effective capacitance* of 0.1  $\mu$ F or larger at the output. Thus, the device is stable with capacitors of other dielectric types as well, as long as the effective capacitance under operating bias voltage and temperature is greater than 0.1  $\mu$ F. This effective capacitance refers to the capacitance that the LDO sees under operating bias voltage and temperature derating into consideration. In addition to allowing the use of cheaper dielectrics, this capability of being stable with 0.1- $\mu$ F effective capacitance also enables the use of smaller-footprint capacitors that have higher derating in size- and space-constrained applications.

Note that using a 0.1- $\mu$ F rated capacitor at the output of the LDO does not ensure stability because the effective capacitance under the specified operating conditions would be less than 0.1  $\mu$ F. Maximum ESR should be less than 200 m $\Omega$ .

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1-\mu$ F to  $1-\mu$ F, low-ESR capacitor across the IN pin and GND in of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast-rise-time load transients are anticipated, or if the device is not located close to the power source. If source impedance is more than 2  $\Omega$ , a  $0.1-\mu$ F input capacitor may be necessary to ensure stability.

High-ESR capacitors may degrade PSRR performance.

#### 8.1.2 Transient Response

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases the duration of the transient response.

#### 8.1.3 Thermal Information

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

12 Submit Documentation Feedback



## **Application Information (continued)**

The internal protection circuitry of the TLV700xx-Q1 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TLV700xx-Q1 into thermal shutdown degrades device reliability.

## 8.2 Typical Application

The TLV700xx-Q1 devices are 200-mA, low quiescent current, low noise, high PSRR, fast-start-up LDO linear regulators with excellent line and load transient response. The TLV700xxEVM-503 evaluation module (EVM) helps designers evaluate the operation and performance of the TLV700xx-Q1 family.

Figure 22 shows a typical application for the TLV70033-Q1 device.



Figure 22. TLV70033-Q1 Typical Application

## 8.2.1 Design Requirements

Table 1 shows example design parameters and values for this typical application.

| Table 1: Design 1 arameters        |                          |  |  |  |  |  |  |
|------------------------------------|--------------------------|--|--|--|--|--|--|
| PARAMETER                          | VALUE                    |  |  |  |  |  |  |
| Input voltage range                | 2 V to 5.5 V             |  |  |  |  |  |  |
| Output voltage                     | 1.2 V, 2.5 V, 3 V, 3.3 V |  |  |  |  |  |  |
| Output current rating              | 200 mA                   |  |  |  |  |  |  |
| Effective output capacitor range   | >0.1 µF                  |  |  |  |  |  |  |
| Maximum output capacitor ESR range | <200 mΩ                  |  |  |  |  |  |  |

#### **Table 1. Design Parameters**

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input Capacitance

Although not required for stability, connecting a  $0.1-\mu F$  to  $1-\mu F$  low-ESR capacitor across the IN pin and GND in the regulator is good analog design practice.

## 8.2.2.2 Output Capacitance

Effect capacitance of 0.1  $\mu$ F or larger is required to ensure stable operation. The maximum ESR must be less than 200 m $\Omega$ .

#### 8.2.2.3 Thermal Calculation

See Equation 1 for thermal calculation.

 $P_{D} = I_{OUT} \times (V_{IN} - V_{OUT}) + I_{Q} \times V_{IN}$ 

where:

• P<sub>D</sub> = continuous power dissipation

(1)

TLV70012A-Q1, TLV70025-Q1 TLV70030-Q1, TLV70033-Q1 SLVSA61H – FEBRUARY 2010 – REVISED AUGUST 2016



www.ti.com

(3)

- I<sub>OUT</sub> = output current
- V<sub>IN</sub> = input voltage
- V<sub>OUT</sub> = output voltage
- Because  $I_Q \ll I_{OUT}$ , the term  $I_Q \ge V_{IN}$  is always ignored.

For a device under operation at a given ambient air temperature ( $T_A$ ), use Equation 2 to calculate the junction temperature ( $T_J$ ).

$$T_{\rm J} = T_{\rm A} + (R_{\rm 0JA} \times P_{\rm D}) \tag{2}$$

where:

•  $R_{\theta JA}$  = junction-to-ambient air thermal impedance

Use Equation 3 to calculate the rise in junction temperature because of power dissipation.

$$\Delta \mathsf{T} = \mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}} = (\mathsf{R}_{\theta \mathsf{J}\mathsf{A}} \times \mathsf{P}_{\mathsf{D}})$$

For a given maximum junction temperature  $(T_{Jmax})$ , use Equation 4 to calculate the maximum ambient air temperature  $(T_{Amax})$  at which the device can operate.

$$T_{A \max} = T_{J\max} - (R_{\theta JA} \times P_D)$$
<sup>(4)</sup>

## 8.2.3 Application Curve



Figure 23. Power Up

## 9 Power Supply Recommendations

The device is designed to operate from an input-voltage supply range between 2 V and 5.5 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B69xx-Q1 device, TI recommends adding a capacitor with a value of 0.1  $\mu$ F and a ceramic bypass capacitor at the input.

## 10 Layout

## 10.1 Layout Guidelines

When laying out the board for the TLV700xx-Q1, TI recommends that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$  which are only connected at the GND pin of the device. Input and output capacitors should be placed as close to the device pins as possible. Also, the ground connection for the bypass capacitor must be connected directly to the GND pin of the device. Improve the PSRR output noise, and transient-response performance of the TLV700xx-Q1 by following these layout guidelines.

Copyright © 2010-2016, Texas Instruments Incorporated

Product Folder Links: TLV70012A-Q1 TLV70025-Q1 TLV70030-Q1 TLV70033-Q1



## 10.2 Layout Example



Figure 24. TLV700xx-Q1 Layout Example



## **11** Device and Documentation Support

### 11.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS        | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|--------------|----------------|--------------|------------------------|---------------------|------------------------|
| TLV70012A-Q1 | Click here     | Click here   | Click here             | Click here          | Click here             |
| TLV70025-Q1  | Click here     | Click here   | Click here             | Click here          | Click here             |
| TLV70030-Q1  | Click here     | Click here   | Click here             | Click here          | Click here             |
| TLV70033-Q1  | Click here     | Click here   | Click here             | Click here          | Click here             |

#### Table 2. Related Links

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

Copyright © 2010-2016, Texas Instruments Incorporated

Product Folder Links: TLV70012A-Q1 TLV70025-Q1 TLV70030-Q1 TLV70033-Q1



28-Feb-2017

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| TLV70012QDCKRQ1  | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | SDX                     | Samples |
| TLV70025QDDCRQ1  | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | QVC                     | Samples |
| TLV70030QDCKRQ1  | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | SDW                     | Samples |
| TLV70033QDDCRQ1  | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | OFL                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



28-Feb-2017

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV700-Q1 :

Catalog: TLV700

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

## **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV70012QDCKRQ1 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV70025QDDCRQ1 | SOT-<br>23-THIN | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV70033QDDCRQ1 | SOT-<br>23-THIN | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Mar-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV70012QDCKRQ1 | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV70025QDDCRQ1 | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TLV70033QDDCRQ1 | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |

DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



# LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DDC (R-PDSO-G5)

PLASTIC SMALL-OUTLINE



- A. All linear almensions are in minimeters.B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).





NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated