www.ti.com

## 1-Bit, 10MHz, 2nd-Order, Isolated Delta-Sigma Modulator

Check for Samples: AMC1203

### **FEATURES**

- 16-Bit Resolution
- SNR: 80.5dB min
- THD: –88dB max (AMC1203B)
- ±280mV Input Range with +5V Supply
- Internal 2.5V Reference Voltage: 1% Accuracy
- Gain Error: ±1% (AMC1203B)
- UL1577, IEC60747-5-2 (VDE0884, Rev. 2), and IEC61010-1 Approved
  - Isolation: 4000V<sub>PEAK</sub>,
     Working Voltage: 560V
  - Transient Immunity: 15kV/µs
- Typical 25-Year Life at Rated Working Voltage (see Application Report SLLA197)
- Specified Temperature Range: -40°C to +105°C

### **APPLICATIONS**

- Shunt Based Current Sensing in:
  - Motor Control
  - Uninterruptible Power Supplies
  - Power Inverters
  - Industrial Process Control

#### DESCRIPTION

The AMC1203 is a 1-bit, 10MHz, isolated delta-sigma ( $\Delta\Sigma$ ) modulator with an output buffer separated from the input interface circuitry by a silicon dioxide (SiO<sub>2</sub>) isolation barrier. This barrier provides galvanic isolation of up to  $4000V_{PEAK}$ . Used in conjunction with isolated power supplies, these devices prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry.

The AMC1203 modulator operates from a +5V supply with a dynamic range of 95dB. The differential inputs are ideal for direct connection to shunt resistors or other low-level signal sources. With the appropriate digital filter and modulator rate, the device can be used to achieve 16-bit analog-to-digital (A/D) conversion with no missing codes. An effective resolution of 14 bits and an SNR of 85dB (typical) can be maintained with a sinc<sup>3</sup> filter with a decimation ratio of 256.

The modulator output is translated to a balanced signal and then transferred by the capacitive isolation barrier. Across the isolation barrier, a differential comparator receives the logic transition information, and then sets or resets a flip-flop and the output circuit accordingly.

The AMC1203 is available in SOP-8 gull-wing, SOP-8, and SOIC-16 packages. The AMC1203 is characterized for operation over the ambient temperature range of -40°C to +105°C.



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT     | PACKAGE-LEAD        | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|-------------|---------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
|             | SOP-8 Gull-Wing     | DUB                   | -40°C to +105°C                   | AMC1203            | AMC1203DUB         | Tube, 50                     |
|             | SOP-8 Guil-Wing     | DOB                   | -40 C to +105 C                   | AIVIC 1203         | AMC1203DUBR        | Tape and Reel, 350           |
| AMC1203     | COD 0               | DCA                   | -40°C to +105°C                   | 1202               | AMC1203PSA         | Tube, 95                     |
| AIVIC 1203  | SOP-8               | PSA                   | -40 C to +105 C                   | 1203               | AMC1203PSAR        | Tape and Reel, 2000          |
|             | SOIC-16             | DW                    | –40°C to +105°C                   | AMC1203            | AMC1203DW          | Tube, 40                     |
|             | 3010-16             | DVV                   | -40 C to +105 C                   | AIVIC 1203         | AMC1203DWR         | Tape ad Reel, 2000           |
|             | COD o Cull Wing     | DUD                   | 40°C to 1405°C                    | AMC4202            | AMC1203BDUB        | Tube, 50                     |
|             | SOP-8 Gull-Wing DUB | DOB                   | –40°C to +105°C                   | AMC1203            | AMC1203BDUBR       | Tape and Reel, 350           |
| AMC1203B    | SOP-8               | DCA                   | -40°C to +105°C                   | 1202               | AMC1203BPSA        | Tube, 95                     |
| AIVIC 1203B | SUP-6               | PSA                   | -40 C to +105 C                   | 1203               | AMC1203BPSAR       | Tape and Reel, 2000          |
|             | 0010.40             | 2012.12               |                                   | AMC4000            | AMC1203BDW         | Tube, 40                     |
|             | SOIC-16             | DW                    | –40°C to +105°C                   | AMC1203            | AMC1203BDWR        | Tape and Reel, 2000          |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range, unless otherwise noted.

| P/                                                              | ARAMETER                                                        | AMC1203                                                                                                                                                                                          | UNIT |
|-----------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Supply voltage, V <sub>DD1</sub> to GND1 or V <sub>DD2</sub> to | GND2                                                            | -0.3 to +6                                                                                                                                                                                       | V    |
| Analog input voltage at V <sub>IN+</sub> , V <sub>IN-</sub>     |                                                                 | GND1 – 0.3 to V <sub>DD1</sub> + 0.3                                                                                                                                                             | V    |
| Input current to any pin except supply pir                      | s                                                               | ±10                                                                                                                                                                                              | mA   |
| Continuous total power dissipation                              |                                                                 | See Dissipation Ratings Table                                                                                                                                                                    |      |
| Maximum junction temperature, T <sub>J</sub>                    | e, T <sub>J</sub> +150 °C                                       |                                                                                                                                                                                                  | °C   |
|                                                                 | Human body model (HBM) JEDEC standard 22, test method A114-C.01 | ±3000                                                                                                                                                                                            | V    |
| Electrostatic discharge (ESD), all pins                         | Charged device Model (CDM) JEDEC standard 22, test method C101  | ±1500                                                                                                                                                                                            | V    |
|                                                                 | Machine Model (MM) JEDEC standard 22, test method A115A         | GND1 – 0.3 to V <sub>DD1</sub> + 0.3  ±10  See Dissipation Ratings T  +150  ody model (HBM) tandard 22, test method A114-C.01  device Model (CDM) tandard 22, test method C101  Model (MM)  +200 | V    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.



## THERMAL CHARACTERISTICS(1)

Over recommended operating conditions, unless otherwise noted.

| PARAMETER                                           |                                    | SOP-8 GULL-WING | SOP-8 | SOIC-16 | UNIT |
|-----------------------------------------------------|------------------------------------|-----------------|-------|---------|------|
| θ <sub>IA</sub> Junction-to-air thermal resistance  | Low-K                              | 127             | 246   | 104     | °C/W |
|                                                     | Junction-to-air thermal resistance | High-K          | 78    | 164     | 58   |
| θ <sub>JC</sub> Junction-to-case thermal resistance |                                    | 61              | 32    | 25      | °C/W |
| P <sub>D</sub> Device power dissipation (max)       |                                    | 110             | 110   | 110     | mW   |

<sup>(1)</sup> Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface mount packages.

### **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range, unless otherwise noted.

| e rei eperaning nee an temperature range, annees entermee netear                             |      |     |           |      |
|----------------------------------------------------------------------------------------------|------|-----|-----------|------|
| PARAMETER                                                                                    | MIN  | NOM | MAX       | UNIT |
| Supply voltage, V <sub>DD1</sub> to GND1 or V <sub>DD2</sub> to GND2                         | 4.5  | 5.0 | 5.5       | V    |
| Common-mode operating range, V <sub>CM</sub>                                                 | 0    |     | $V_{DD1}$ | V    |
| Differential input voltage, $(V_{IN+}) - (V_{IN-})$                                          | -280 |     | 280       | mV   |
| Operating junction temperature range, T <sub>J</sub> (see the Thermal Characteristics table) | -40  |     | +125      | °C   |

### **DISSIPATION RATINGS**(1)

| PACKAGE         | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> ≤ +25°C<br>POWER RATING | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING | T <sub>A</sub> = +125°C<br>POWER RATING |
|-----------------|-------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|-----------------------------------------|
| SOP-8 Gull-Wing | 7.9mW/°C                                        | 984mW                                  | 629mW                                  | 511mW                                  | 354mW                                   |
| SOP-8           | 4.1mW/°C                                        | 508mW                                  | 325mW                                  | 264mW                                  | 182mW                                   |
| SOIC-16         | 9.6mW/°C                                        | 1201mW                                 | 769mW                                  | 625mW                                  | 432mW                                   |

<sup>(1)</sup> Based on Low-K thermal resistance.

### **REGULATORY INFORMATION**

| VDE                                  | UL                                                  |
|--------------------------------------|-----------------------------------------------------|
| Certified according to IEC 60747-5-2 | Recognized under 1577 Component Recognition Program |
| File Number: 40014131                | File Number: E181974                                |

### **IEC 60747-5-2 ISOLATION CHARACTERISTICS**

Over recommended operating conditions, unless otherwise noted.

|                   | PARAMETER                          | TEST CONDITIONS                                                                                                                        | VALUE             | UNIT |
|-------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|
| $V_{IORM}$        | Maximum working insulation voltage |                                                                                                                                        | 560               | V    |
|                   |                                    | Method A, after input or safety test (subgroup 2 or 3),<br>V <sub>PD</sub> = V <sub>IORM</sub> × 1.2, t = 10s, partial discharge < 5pC | 672               | V    |
| V <sub>PD</sub>   | Input to output test voltage       | Method A, after environmental test (subgroup 1), V <sub>PD</sub> = V <sub>IORM</sub> × 1.6, t = 10s, partial discharge < 5pC           | 896               | V    |
|                   |                                    | Method B1, routine and initial test, $V_{PD} = V_{IORM} \times 1.875$ , 100% production test with t = 1s, partial discharge < 5pC      | 1050              | V    |
| V <sub>IOTM</sub> | Transient overvoltage              | t = 60s                                                                                                                                | 4000              | V    |
| R <sub>S</sub>    | Isolation resistance               | $V_{IO}$ = 500V at $T_{S}$                                                                                                             | > 10 <sup>9</sup> | Ω    |
| PD                | Pollution degree                   |                                                                                                                                        | 2                 |      |



### PACKAGE CHARACTERISTICS(1)

Over recommended operating conditions, unless otherwise noted.

|                 | PARAMETER                                        | TEST CONDITIONS                                                                                                                |     | MIN   | TYP                | MAX | UNIT |
|-----------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------|-----|------|
|                 |                                                  |                                                                                                                                | DUB | 7     |                    |     | mm   |
| L(I01)          | Minimum air gap (clearance)                      | Shortest terminal to terminal distance through air                                                                             | DW  | 8     |                    |     | mm   |
|                 |                                                  | inough an                                                                                                                      | PSA | 6.3   |                    |     | mm   |
|                 |                                                  |                                                                                                                                | DUB | 7     |                    | mm  |      |
| L(102)          | Minimum external tracking (creepage)             | Shortest terminal to terminal distance across the package surface                                                              | DW  | 8     |                    |     | mm   |
|                 | (disopage)                                       | deress the pashage surface                                                                                                     | PSA | 6.3   |                    | MAX | mm   |
| СТІ             | Tracking resistance (comparative tracking index) | DIN IEC 60112 / VDE 0303 Part 1                                                                                                |     | ≥ 175 |                    |     | V    |
|                 | Minimum internal gap (internal clearance)        | Distance through the insulation                                                                                                |     | 0.008 |                    |     | mm   |
| R <sub>IO</sub> | Isolation resistance                             | Input to output, V <sub>IO</sub> = 500V, all pins on of the barrier tied together creating a to device, T <sub>A</sub> < +85°C |     |       | > 10 <sup>12</sup> |     | Ω    |
| .0              |                                                  | Input to output, $V_{IO} = 500V$ ,<br>+100°C $\leq T_A < T_A \text{ max}$                                                      |     |       | > 10 <sup>11</sup> |     | Ω    |
| C <sub>IO</sub> | Barrier capacitance input to output              | $V_I = 0.8V_{PP}$ at 1MHz                                                                                                      | -   |       | 1.2                |     | pF   |
| Cı              | Input capacitance to ground                      | $V_I = 0.8V_{PP}$ at 1MHz                                                                                                      |     |       | 3                  |     | pF   |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of the board design to ensure that the mounting pads of the isolator on the printed circuit board do not reduce this distance. Creepage and clearance on a printed circuit board become equal according to the measurement techniques shown in the *Isolation Glossary*Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

#### IEC SAFETY LIMITING VALUES

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output (I/O) circuitry. A failure of the I/O circuitry can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures. The safety-limiting constraint is the operating virtual junction temperature range specified in the Absolute Maximum Ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Characteristics table is that of a device installed in the JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages and is conservative. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

|       | PARAMETER                               | TEST CONDITIONS                                                                                                             | MIN | TYP | MAX  | UNIT |
|-------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| $I_S$ | Safety input, output, or supply current | $\theta_{JA} = 246^{\circ}\text{C/W}, \ V_{I} = 5.5\text{V}, \ T_{J} = +150^{\circ}\text{C}, \ T_{A} = +25^{\circ}\text{C}$ |     |     | 90   | mA   |
| $T_C$ | Maximum case temperature                |                                                                                                                             |     |     | +150 | °C   |

### **IEC 61000-4-5 RATINGS**

| PARAMETER  |                | TEST CONDITIONS                                 | VALUE | UNIT |
|------------|----------------|-------------------------------------------------|-------|------|
| $V_{IOSM}$ | Surge immunity | 1.2/50µs voltage surge and 8/20µs current surge | ±6000 | V    |

#### **IEC 60664-1 RATINGS**

| PARAMETER                   | TEST CONDITIONS                            | SPECIFICATION |
|-----------------------------|--------------------------------------------|---------------|
| Basic isolation group       | Material group                             | IIIa          |
| Installation classification | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV          |
|                             | Rated mains voltage < 300 V <sub>RMS</sub> | I-III         |



### **ELECTRICAL CHARACTERISTICS**

At  $T_A = -40^{\circ}\text{C}$  to +105°C,  $V_{DD1} = 4.5\text{V}$  to 5.5V,  $V_{DD2} = 4.5\text{V}$  to 5.5V,  $V_{IN+} = -280\text{mV}$  to +280mV,  $V_{IN-} = 0\text{V}$ , and sinc<sup>3</sup> filter with OSR = 256, unless otherwise noted.

|                    |                                             |                                        | 1                 | AMC1203            |                   |        |
|--------------------|---------------------------------------------|----------------------------------------|-------------------|--------------------|-------------------|--------|
|                    | PARAMETER                                   | TEST CONDITIONS                        | MIN               | TYP <sup>(1)</sup> | MAX               | UNIT   |
| RESOLU             | TION                                        |                                        | 16                |                    |                   | Bits   |
| DC ACCU            | JRACY                                       |                                        |                   |                    |                   |        |
| INII               | Integral linearity error <sup>(2)</sup>     | AMC1203                                |                   | ±3                 | ±9                | LSB    |
| INL                | integral linearity error —                  | AMC1203B                               |                   | ±2                 | ±6                | LSB    |
| DNL                | Differential nonlinearity (3)               |                                        | -1                |                    | +1                | LSB    |
| Vos                | Offset error <sup>(4)</sup>                 |                                        | -1                | ±0.1               | 1                 | mV     |
| TCV <sub>OS</sub>  | Offset error thermal drift                  |                                        |                   | ±1.5               | ±5                | μV/°C  |
| <u></u>            | Coin array                                  | AMC1203                                | -2                | ±0.2               | 2                 | %      |
| G <sub>ERR</sub>   | Gain error                                  | AMC1203B                               | -1                | ±0.2               | 1                 | %      |
| TCG <sub>ERR</sub> | Gain error thermal drift                    |                                        |                   | ±20                |                   | ppm/°C |
| PSRR               | Power-supply rejection ratio                |                                        |                   | 80                 |                   | dB     |
| ANALOG             | INPUTS                                      |                                        |                   |                    | <u>"</u>          |        |
| FSR                | Full-scale differential voltage input range | $(V_{IN+}) - (V_{IN-})$                | -320              |                    | 320               | mV     |
| V <sub>CM</sub>    | Operating common-mode signal <sup>(3)</sup> |                                        | -0.1              |                    | 5                 | V      |
| Cı                 | Input capacitance to GND1                   | V <sub>IN+</sub> or V <sub>IN-</sub>   |                   | 3                  |                   | pF     |
| C <sub>ID</sub>    | Differential input capacitance              |                                        |                   | 6                  |                   | pF     |
| R <sub>ID</sub>    | Differential input resistance               |                                        |                   | 28                 |                   | kΩ     |
| I <sub>IL</sub>    | Input leakage current                       |                                        | -5                |                    | 5                 | nA     |
| CMTI               | Common-mode transient immunity              | V <sub>CM</sub> = 1kV                  | 15                |                    |                   | kV/μs  |
| CMDD               | Common mode minution matic                  | V <sub>IN</sub> from 0V to 5V at 0Hz   |                   | 92                 |                   | dB     |
| CMRR               | Common-mode rejection ratio                 | V <sub>IN</sub> from 0V to 5V at 50kHz |                   | 105                |                   | dB     |
| INTERNA            | L CLOCK                                     |                                        |                   |                    |                   |        |
| t <sub>CLK</sub>   | Clock period                                | See Figure 2                           | 83.33             | 100                | 125               | ns     |
| f <sub>CLK</sub>   | Clock frequency                             | See Figure 2                           | 8                 | 10                 | 12                | MHz    |
| t <sub>H</sub>     | Clock high-time                             | See Figure 2                           | $(t_{CLK}/2) - 8$ | 50                 | $(t_{CLK}/2) + 8$ | ns     |
| t <sub>D1</sub>    | Data valid time after falling edge of clock | See Figure 2                           | -2                | 0                  | 2                 | ns     |
| AC ACCL            | JRACY                                       |                                        |                   |                    |                   |        |
| SINAD              | Signal-to-noise + distortion                | $f_{IN} = 1kHz$                        | 80                | 85                 |                   | dB     |
| SNR                | Signal-to-noise ratio                       | f <sub>IN</sub> = 1kHz                 | 80.5              | 85                 |                   | dB     |
| TUD                | Total harmonia diatortica                   | AMC1203, f <sub>IN</sub> = 1kHz        |                   | -92                | -84.5             | dB     |
| THD                | Total harmonic distortion                   | AMC1203B, f <sub>IN</sub> = 1kHz       |                   | -95                | -88               |        |
| CEDD               | Courieus fras dunamia rango                 | AMC1203, f <sub>IN</sub> = 1kHz        | 86                | 92                 |                   | dB     |
| SFDR               | Spurious-free dynamic range                 | AMC1203B, f <sub>IN</sub> = 1kHz       | 89                | 95                 |                   |        |

<sup>(1)</sup> All typical values are at  $T_A = +25^{\circ}C$ 

<sup>(2)</sup> Integral nonlinearity is defined as the maximum deviation of the line through the inputs of the specified input range of the transfer curve of the specified VIN expressed either as number of LSBs, or as a percent of the specified 560mV input range.

<sup>(3)</sup> Ensured by design.

<sup>(4)</sup> Maximum values, including temperature drift, are ensured over the full specified temperature range.



## **ELECTRICAL CHARACTERISTICS (continued)**

At  $T_A = -40^{\circ}\text{C}$  to +105°C,  $V_{DD1} = 4.5\text{V}$  to 5.5V,  $V_{DD2} = 4.5\text{V}$  to 5.5V,  $V_{IN+} = -280\text{mV}$  to +280mV,  $V_{IN-} = 0\text{V}$ , and sinc<sup>3</sup> filter with OSR = 256, unless otherwise noted.

|                  | PARAMETER                  | TEST CONDITIONS         | MIN                    | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|----------------------------|-------------------------|------------------------|--------------------|-----|------|
| DIGITA           | L OUTPUTS                  | ·                       |                        |                    |     |      |
| V                | Lligh level output voltage | I <sub>OH</sub> = -8mA  | V <sub>DD2</sub> – 0.8 | 4.6                |     | V    |
| V <sub>OH</sub>  | High-level output voltage  | $I_{OH} = -4mA$         | V <sub>DD2</sub> - 0.4 | 4.8                |     | V    |
| V                | Low lovel output voltage   | I <sub>OL</sub> = 8mA   |                        | 0.3                | 0.8 | V    |
| $V_{OL}$         | Low-level output voltage   | I <sub>OL</sub> = 4mA   |                        | 0.2                | 0.4 | V    |
| POWE             | R SUPPLY                   |                         |                        |                    |     |      |
| $V_{DD}$         | Supply voltage             | $V_{DD1}$ and $V_{DD2}$ | 4.5                    | 5.0                | 5.5 | V    |
| I <sub>DD1</sub> | Analog supply current      |                         |                        | 6                  | 8   | mA   |
| I <sub>DD2</sub> | Digital supply current     |                         |                        | 10                 | 12  | mA   |
| P <sub>D</sub>   | Power dissipation          |                         |                        | 80                 | 110 | mW   |

### **EQUIVALENT INPUT CIRCUIT**



Figure 1. Equivalent Analog Input Circuit



### **PIN CONFIGURATION**

## **DUB or PSA PACKAGE** SOP-8 Gull-Wing or SOP-8 (TOP VIEW)



**Table 1. SOP-8 PIN DESCRIPTIONS** 

| F                   | PIN       |                           |
|---------------------|-----------|---------------------------|
| NO.                 | NAME      | DESCRIPTION               |
| 1                   | $V_{DD1}$ | Analog power supply       |
| 2 V <sub>IN+</sub>  |           | Noninverting analog input |
| 3 V <sub>IN</sub> _ |           | Inverting analog input    |
| 4                   | GND1      | Analog ground             |
| 5                   | GND2      | Digital ground            |
| 6                   | MDAT      | Modulator data output     |
| 7                   | MCLK      | Modulator clock output    |
| 8                   | $V_{DD2}$ | Digital power supply      |



**Table 2. SOIC-16 PIN DESCRIPTIONS** 

GND1

| P                         | IN        |                                                                         |  |  |  |  |  |  |
|---------------------------|-----------|-------------------------------------------------------------------------|--|--|--|--|--|--|
| NO. NAME                  |           | DESCRIPTION                                                             |  |  |  |  |  |  |
| 1                         | $V_{DD1}$ | Analog power supply                                                     |  |  |  |  |  |  |
| 2                         | $V_{IN+}$ | Noninverting analog input                                               |  |  |  |  |  |  |
| 3 V <sub>IN</sub> _       |           | nverting analog input                                                   |  |  |  |  |  |  |
| 4, 8 <sup>(1)</sup>       | GND1      | Analog ground                                                           |  |  |  |  |  |  |
| 5, 6, 7,<br>10, 12,<br>15 | NC        | No internal connection—can be tied to any potential or left unconnected |  |  |  |  |  |  |
| 9,<br>16 <sup>(1)</sup>   | GND2      | Digital ground                                                          |  |  |  |  |  |  |
| 11                        | MDAT      | Modulator data output                                                   |  |  |  |  |  |  |
| 13                        | MCLK      | Modulator clock output                                                  |  |  |  |  |  |  |
| 14                        | $V_{DD2}$ | Digital power supply                                                    |  |  |  |  |  |  |

Both pins are connected internally via a low-impedance path; thus only one of the pins must be tied to the ground plane.



### **TIMING INFORMATION**



Figure 2. Modulator Output Mode Timing

## TIMING CHARACTERISTICS FOR MODULATOR OUTPUT MODE

Over recommended operating free-air temperature range at  $-40^{\circ}$ C to  $+105^{\circ}$ C,  $V_{DD1}$  = +5V, and  $V_{DD2}$  = +5V, unless otherwise noted.

|                   | PARAMETER                                    | MIN                       | TYP               | MAX               | UNIT |
|-------------------|----------------------------------------------|---------------------------|-------------------|-------------------|------|
| t <sub>CLK</sub>  | MCLK clock period                            | 83.33                     | 100               | 125               | ns   |
| t <sub>HIGH</sub> | MCLK clock high time                         | (t <sub>CLK</sub> /2) - 8 | t <sub>P</sub> /2 | $(t_{CLK}/2) + 8$ | ns   |
| t <sub>D</sub>    | Data delay after falling edge of MCLK        | -2                        | 0                 | 2                 | ns   |
| t <sub>S</sub>    | Data setup time prior to rising edge of MCLK | 31.5                      |                   |                   | ns   |
| t <sub>H</sub>    | Data hold time after rising edge of MCLK     | 31.5                      |                   |                   | ns   |



### **TYPICAL CHARACTERISTICS**

At  $V_{DD1} = V_{DD2} = 5V$ ,  $V_{IN+} = -280$ mV to +280mV,  $V_{IN-} = 0V$ , and sinc<sup>3</sup> filter with OSR = 256, unless otherwise noted.



Figure 3.



Figure 4.





Figure 5.



Figure 6.

# GAIN ERROR vs TEMPERATURE



Figure 7.

### EFFECTIVE NUMBER OF BITS vs OVERSAMPLING RATIO



Figure 8.



### TYPICAL CHARACTERISTICS (continued)

At  $V_{DD1} = V_{DD2} = 5V$ ,  $V_{IN+} = -280$ mV to +280mV,  $V_{IN-} = 0V$ , and sinc<sup>3</sup> filter with OSR = 256, unless otherwise noted.

# SIGNAL-TO-NOISE RATIO VS INPUT SIGNAL AMPLITUDE



Figure 9.

### SIGNAL-TO-NOISE RATIO vs TEMPERATURE



Figure 10.

# SIGNAL-TO-NOISE RATIO VS INPUT SIGNAL FREQUENCY



Figure 11.

### SIGNAL-TO-NOISE RATIO vs TEMPERATURE



Figure 12.

# TOTAL HARMONIC DISTORTION vs INPUT SIGNAL FREQUENCY



Figure 13.

# TOTAL HARMONIC DISTORTION vs TEMPERATURE



Figure 14.



### TYPICAL CHARACTERISTICS (continued)

At  $V_{DD1} = V_{DD2} = 5V$ ,  $V_{IN+} = -280$ mV to +280mV,  $V_{IN-} = 0V$ , and sinc<sup>3</sup> filter with OSR = 256, unless otherwise noted.

# FREQUENCY SPECTRUM (4096 Point FFT, $f_{\rm IN} = 500{\rm Hz}, 0.56{\rm V}_{\rm PP}$ )



Figure 15.

### FREQUENCY SPECTRUM (4096 Point FFT, f<sub>IN</sub> = 1kHz, 0.56V<sub>PP</sub>)



Figure 16.

# COMMON-MODE REJECTION RATIO vs INPUT SIGNAL FREQUENCY



Figure 17.

# POWER-SUPPLY REJECTION RATIO vs FREQUENCY



Figure 18.

# INTERNAL CLOCK FREQUENCY vs SUPPLY VOLTAGE



Figure 19.

# INTERNAL CLOCK FREQUENCY vs TEMPERATURE



Figure 20.



## **TYPICAL CHARACTERISTICS (continued)**

At  $V_{DD1} = V_{DD2} = 5V$ ,  $V_{IN+} = -280 \text{mV}$  to +280 mV,  $V_{IN-} = 0V$ , and  $sinc^3$  filter with OSR = 256, unless otherwise noted.



Figure 21.



Figure 22.



#### GENERAL DESCRIPTION

The AMC1203 is a single-channel, 2nd-order, CMOS, delta-sigma modulator, designed for medium- to high-resolution A/D conversions from dc to 39kHz with an oversampling ratio (OSR) of 256. The isolated output of the converter (MDAT) provides a stream of digital ones and zeros. The time average of this serial output is proportional to the analog input voltage.

The modulator shifts the quantization noise to high frequencies; therefore, a low-pass digital filter should be used at the output of the device to increase the overall performance. This filter is also used to convert from the 1-bit data stream at a high sampling rate into a higher-bit data word at a lower rate (decimation). A digital signal processor (DSP), microcontroller ( $\mu$ C) or field programmable gate array (FPGA) can be used to implement the filter. Another option is using a

suitable application-specific device, such as the AMC1210, a four-channel digital sinc-filter. Figure 23 shows two AMC1203s and one ADS1205 (dual-channel, non-isolated modulator) connected to an AMC1210, building the entire analog front-end of a resolver-based motor-control application. For detailed information on the ADS1205 and AMC1210, please visit our home page at www.ti.com.

The overall performance (speed and accuracy) depends on the selection of an appropriate OSR and filter type. A higher OSR results in higher accuracy while operating at lower refresh rate. Alternatively, a lower OSR results in lower accuracy, but provides data at a higher refresh rate. This system allows flexibility with the digital filter design and is capable of A/D conversion results that have a dynamic range exceeding 95dB with OSR = 256.



Figure 23. Example of a Resolver-Based Motor-Control Application



#### THEORY OF OPERATION

The differential analog input of the AMC1203 is implemented with a switched-capacitor circuit. This switched-capacitor circuit implements a 2nd-order modulator stage that digitizes the input signal into a 1-bit output stream. The internally-generated clock signal (sourcing the capacitor circuit and the modulator) is available as an output signal on the MCLK pin. The analog input signal is continuously sampled by the modulator and compared to an internal voltage reference. A digital stream, accurately representing the analog input voltage over time, appears at the output of the converter.

### **ANALOG INPUT**

The input design topology of the AMC1203 is based on a fully-differential, switched-capacitor architecture with a dynamic input impedance of  $28k\Omega$  at 10MHz, as Figure 1 shows. This input stage provides the mechanism to achieve low system noise, high common-mode rejection (92dB), and excellent power-supply rejection.

The input impedance becomes a consideration in designs with high input-signal source impedance. This high-impedance may cause degradation in gain, linearity, and THD. The importance of this effect, however, depends on the desired system performance.

There are two restrictions on the analog input signals,  $V_{IN+}$  and  $V_{IN-}$ . If the input voltage exceeds the range GND – 0.3V to  $V_{DD}$  + 0.3V, the input current must be limited to 10mA, because the input protection diodes on the front end of the converter begin to turn on. In addition, the linearity and the noise performance of the device is ensured only when the differential analog voltage resides within ±280mV.

### **MODULATOR**

The modulator topology of the AMC1203 is fundamentally a 2nd-order, switched-capacitor, modulator, such delta-sigma as the conceptualized in Figure 24. The analog input voltage (X<sub>(t)</sub>) and the output of the 1-bit digital-to-analog converter (DAC) are differentiated, providing an analog voltage (X2) at the input of the first integrator or modulator stage. The output of the first integrator is further differentiated with the DAC output, and the resulting voltage (X<sub>3</sub>) feeds the input of the second integrator stage. When the value of the integrated signal (X<sub>4</sub>) at the output of the second stage equals the comparator reference voltage, the output of the comparator switches from high to low, or vice versa, depending on its previous state. In this case, the 1-bit DAC responds on the next clock pulse by changing its analog output voltage (X<sub>6</sub>), causing the integrators to progress in the opposite direction, while forcing the value of the integrator output to track the average of the input.



Figure 24. Block Diagram of the 2nd-Order Modulator



### **DIGITAL OUTPUT**

A differential input signal of 0V ideally produces a stream of ones and zeros that are high 50% of the time and low 50% of the time. A differential input of +280mV produces a stream of ones and zeros that are high 87.5% of the time. A differential input of -280mV produces a stream of ones and zeros that are high 12.5% of the time. The input voltage versus the output modulator signal is shown in Figure 27.

The system clock of the AMC1203 is 20 MHz by default, and is generated internally using an RC circuit. The system clock is divided by two for the modulator clock; thus, the default clock frequency of the modulator is 10MHz. This clock is also available on the output terminal MCLK, whereas the data are provided at the MDAT output pin. The data are changing at the falling edge of MCLK, so data can safely be latched with the rising edge; see the Timing Characteristics.

#### **FILTER USAGE**

The modulator generates a bit stream that is processed by a digital filter to get a digital word similar to the conversion result of a conventional analog-to-digital converter (ADC). A very simple filter, built with minimal effort and hardware, is a sinc<sup>3</sup> filter:

$$H(z) = \left(\frac{1 - z^{-OSR}}{1 - z^{-1}}\right)^{3}$$
 (1)

This filter provides the best output performance at the lowest hardware size (count of digital gates). For an OSR in the range of 16 to 256, this filter is a good choice. All the characterizations in this document are also done with a sinc<sup>3</sup> filter with OSR=256 and an output word width of 16 bits.

In a sinc<sup>3</sup> filter response (shown in Figure 25 and Figure 26), the location of the first notch occurs at the frequency of output data rate  $f_{DATA} = f_{CLK}/OSR$ . The -3dB point is located at half the Nyquist frequency or  $f_{DATA}/4$ .



Figure 25. Frequency Response of the Sinc<sup>3</sup> Filter



Figure 26. Pole Response of the Sinc<sup>3</sup> Filter

Performance can be improved, for example, by using a cascaded filter structure. The first decimation stage could be built using a sinc<sup>3</sup> filter with a low OSR and the second stage using a high-order filter.



Figure 27. Analog Input vs Modulator Output



The effective number of bits (ENOB) is often used to compare the performance of ADCs and delta-sigma modulators. Figure 28 shows the ENOB of the AMC1203 with different oversampling ratios. In this data sheet, this number is calculated from the SNR using following formula:

$$SNR = 1.76dB + 6.02dB \times ENOB$$
 (2)

In motor-control applications, a very fast response time for the over-current detection is required. The time for full settling of the filter depends on its order (that is, a sinc³ filter requires three data clocks for full settling (with  $f_{DATA} = f_{MOD}/OSR$ ). Therefore, for over-current protection, filter types other than sinc³ might be a better choice; an alternative is the sinc² filter. Figure 29 compares the settling times of different filter orders (sincfast is a modified sinc² filter):

$$H(z) = \left(\frac{1 - z^{-OSR}}{1 - z^{-1}}\right)^{2} (1 + z^{-2OSR})$$
(3)

For more information, see application note SBAA094, Combining the ADS1202 with an FPGA Digital Filter for Current Measurement in Motor Control Applications, available for download at www.ti.com.



Figure 28. Measured Effective Number of Bits vs Oversampling Ratio



Figure 29. Measured Effective Number of Bits vs Settling Time



#### APPLICATION INFORMATION

A typical operation of the AMC1203 in a motor-control application is shown in Figure 30. Measurement of the motor phase current is done via the shunt resistor  $@_{\mathsf{SHUNT}};$  in this case, a 2-terminal shunt). For better performance, the differential signal is filtered using RC filters (components  $R_2,\,R_3$  and  $C_2$ ). Optionally,  $C_3$  and  $C_4$  can be used to reduce charge dumping from the inputs. In this case, care should be taken when choosing the quality of these capacitors—mismatch in values of these capacitors will lead to a common-mode error at the input of the modulator.

The high-side power supply for the AMC1203 ( $V_{DD1}$ ) is derived from the power supply of the upper gate driver. For lowest cost, a Zener diode can be used to limit the voltage to 5V ±10%. A decoupling capacitor

0.1µF is recommended for filtering power-supply path. This capacitor ©<sub>1</sub> in Figure 30) should be placed as close as possible to the V<sub>DD1</sub> pin for best performance. If better filtering is required, an additional 1µF to 10µF capacitor can be used. The floating ground reference (GND1) is derived from the end of the shunt resistor, which is connected to the negative input of the AMC1203 (V<sub>IN</sub>-). If a 4-terminal shunt is used, the inputs of the AMC1203 are connected to the inner leads, while GND1 is connected to one of the outer leads of the shunt. Both digital outputs, MCLK and MDAT, can be directly connected to a digital filter (that is, the AMC1210); see Figure 23.



Figure 30. Typical Application Diagram



#### ISOLATION GLOSSARY

**Creepage Distance**: The shortest path between two conductive input to output leads measured along the surface of the insulation. The shortest distance path is found around the end of the package body.



**Clearance**: The shortest distance between two conductive input to output leads measured through air (line of sight).



**Input-to Output Barrier Capacitance**: The total capacitance between all input terminals connected together, and all output terminals connected together.

**Input-to Output Barrier Resistance:** The total resistance between all input terminals connected together, and all output terminals connected together.

**Primary Circuit**: An internal circuit directly connected to an external supply mains or other equivalent source that supplies the primary circuit electric power.

**Secondary Circuit**: A circuit with no direct connection to primary power that derives its power from a separate isolated source.

Comparative Tracking Index (CTI): CTI is an index used for electrical insulating materials. It is defined as the numerical value of the voltage that causes failure by tracking during standard testing. Tracking is the process that produces a partially conducting path of localized deterioration on or through the surface of an insulating material as a result of the action of electric discharges on or close to an insulation surface. The higher CTI value of the insulating material, the smaller the minimum creepage distance.

Generally, insulation breakdown occurs either through the material, over its surface, or both. Surface failure may arise from flashover or from the progressive degradation of the insulation surface by small localized sparks. Such sparks are the result of the breaking of a surface film of conducting contaminant on the insulation. The resulting break in

the leakage current produces an overvoltage at the site of the discontinuity, and an electric spark is generated. These sparks often cause carbonization on insulation material and lead to a carbon track between points of different potential. This process is known as *tracking*.

#### Insulation:

Operational insulation—Insulation needed for the correct operation of the equipment.

Basic insulation—Insulation to provide basic protection against electric shock.

Supplementary insulation—Independent insulation applied in addition to basic insulation in order to ensure protection against electric shock in the event of a failure of the basic insulation.

Double insulation—Insulation comprising both basic and supplementary insulation.

Reinforced insulation—A single insulation system that provides a degree of protection against electric shock equivalent to double insulation.

### **Pollution Degree:**

*Pollution Degree 1*—No pollution, or only dry, nonconductive pollution occurs. The pollution has no influence on device performance.

Pollution Degree 2—Normally, only nonconductive pollution occurs. However, a temporary conductivity caused by condensation is to be expected.

Pollution Degree 3—Conductive pollution, or dry nonconductive pollution that becomes conductive because of condensation, occurs. Condensation is to be expected.

Pollution Degree 4 - Continuous conductivity occurs as a result of conductive dust, rain, or other wet conditions.

### **Installation Category:**

Overvoltage Category—This section is directed at insulation coordination by identifying the transient overvoltages that may occur, and by assigning four different levels as indicated in IEC 60664.

- I: Signal Level: Special equipment or parts of equipment.
- II: Local Level: Portable equipment, etc.
- III: Distribution Level: Fixed installation.
- IV: Primary Supply Level: Overhead lines, cable systems.

Each category should be subject to smaller transients than the previous category.

www.ti.com

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision B (May 2010) to Revision C                                                    | Page |
|----|----------------------------------------------------------------------------------------------------|------|
| •  | Changed text in Features bullet from "Operating" to "Specified" for temperature range              | 1    |
| •  | Changed Minimum Air Gap parameter in Package Characteristics table to show values for all packages | 4    |
| •  | Added V <sub>IOSM</sub> symbol to Surge Immunity parameter in IEC 61000-4-5 Ratings table          | 4    |
| CI | nanges from Revision A (March 2009) to Revision B                                                  | Page |
|    | Deleted references to upcoming availability of SO-8 and SO-16 packages throughout document         | 1    |
| •  | Renamed SO-8 to SOP-8 and SO-16 to SOIC-16 throughout document                                     | 1    |





10-Jun-2014

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| AMC1203BDUB      | ACTIVE | SOP          | DUB     | 8    | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203<br>B   | Samples |
| AMC1203BDUBR     | ACTIVE | SOP          | DUB     | 8    | 350     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203<br>B   | Samples |
| AMC1203BDW       | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203<br>B   | Samples |
| AMC1203BDWR      | ACTIVE | SOIC         | DW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203<br>B   | Samples |
| AMC1203BPSA      | ACTIVE | SOP          | PSA     | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 1203<br>B      | Samples |
| AMC1203BPSAR     | ACTIVE | SOP          | PSA     | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 1203<br>B      | Samples |
| AMC1203DUB       | ACTIVE | SOP          | DUB     | 8    | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203        | Samples |
| AMC1203DUBG4     | ACTIVE | SOP          | DUB     | 8    | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203        | Samples |
| AMC1203DUBR      | ACTIVE | SOP          | DUB     | 8    | 350     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203        | Samples |
| AMC1203DW        | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203        | Samples |
| AMC1203DWR       | ACTIVE | SOIC         | DW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | AMC1203        | Samples |
| AMC1203PSA       | ACTIVE | SOP          | PSA     | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 1203           | Samples |
| AMC1203PSAR      | ACTIVE | SOP          | PSA     | 8    | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 1203           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



## PACKAGE OPTION ADDENDUM

10-Jun-2014

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 22-Apr-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AMC1203BDUBR | SOP  | DUB                | 8  | 350  | 330.0                    | 24.4                     | 10.9       | 10.01      | 5.85       | 16.0       | 24.0      | Q1               |
| AMC1203BDWR  | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| AMC1203BPSAR | SOP  | PSA                | 8  | 2000 | 330.0                    | 16.4                     | 8.3        | 5.7        | 2.3        | 12.0       | 16.0      | Q1               |
| AMC1203DUBR  | SOP  | DUB                | 8  | 350  | 330.0                    | 24.4                     | 10.9       | 10.01      | 5.85       | 16.0       | 24.0      | Q1               |
| AMC1203DWR   | SOIC | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| AMC1203PSAR  | SOP  | PSA                | 8  | 2000 | 330.0                    | 16.4                     | 8.3        | 5.7        | 2.3        | 12.0       | 16.0      | Q1               |

www.ti.com 22-Apr-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AMC1203BDUBR | SOP          | DUB             | 8    | 350  | 358.0       | 335.0      | 35.0        |
| AMC1203BDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| AMC1203BPSAR | SOP          | PSA             | 8    | 2000 | 406.0       | 348.0      | 63.0        |
| AMC1203DUBR  | SOP          | DUB             | 8    | 350  | 406.0       | 348.0      | 63.0        |
| AMC1203DWR   | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| AMC1203PSAR  | SOP          | PSA             | 8    | 2000 | 406.0       | 348.0      | 63.0        |

DW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



## DW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DUB (R-PDSO-G8)

## PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ANSI Y14.5 M—1982.

B. This drawing is subject to change without notice.

Dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.254mm.



## DUB (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# PSA (R-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.