











#### SN54HC164, SN74HC164

SCLS115G - DECEMBER 1982 - REVISED SEPTEMBER 2015

# SNx4HC164 8-Bit Parallel-Out Serial Shift Registers

#### **Features**

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up to 10 LSTTL Loads
- Low Power Consumption, 80-µA Maximum I<sub>CC</sub>
- Typical  $t_{pd} = 20 \text{ ns}$
- ±4-mA Output Drive at 5 V
- Low Input Current of 1-µA Maximum
- AND-Gated (Enable/Disable) Serial Inputs
- Fully Buffered Clock and Serial Inputs
- **Direct Clear**
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

## 2 Applications

- Programable Logic Controllers
- **Appliances**
- Video Display Systems
- Output Expander

#### 3 Description

These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |
|-------------|------------|--------------------|--|--|
|             | SOIC (14)  | 8.65 mm × 3.91 mm  |  |  |
| SN74HC164   | PDIP (14)  | 19.30 mm × 6.35 mm |  |  |
| SN/40C104   | SO (14)    | 10.30 mm × 5.30 mm |  |  |
|             | TSSOP (14) | 5.00 mm × 4.40 mm  |  |  |
|             | CDIP (14)  | 19.94 mm × 6.92 mm |  |  |
| SN54HC164   | CFP (14)   | 9.21 mm × 6.29 mm  |  |  |
|             | LCCC (14)  | 9.39 mm × 9.39 mm  |  |  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

## Logic Diagram (Positive Logic)



Pin numbers shown are for the D, J, N, NS, PW, and W packages.



## **Table of Contents**

| 1 | Features 1                                                         | 8   | Parameter Measurement Information    | 13 |
|---|--------------------------------------------------------------------|-----|--------------------------------------|----|
| 2 | Applications 1                                                     | 9   | Detailed Description                 | 14 |
| 3 | Description 1                                                      |     | 9.1 Overview                         | 14 |
| 4 | Revision History2                                                  |     | 9.2 Functional Block Diagram         | 14 |
| 5 | Device Comparison Table                                            |     | 9.3 Feature Description              | 14 |
| 6 | Pin Configuration and Functions 4                                  |     | 9.4 Device Functional Modes          | 14 |
| 7 | Specifications                                                     | 10  | Application and Implementation       | 15 |
| • | 7.1 Absolute Maximum Ratings                                       |     | 10.1 Application Information         |    |
|   | 7.2 ESD Ratings                                                    |     | 10.2 Typical Application             | 15 |
|   | 7.3 Recommended Operating Conditions                               | 11  | Power Supply Recommendations         |    |
|   | 7.4 Thermal Information                                            | 12  | Layout                               | 17 |
|   | 7.5 Electrical Characteristics, T <sub>A</sub> = 25°C              |     | 12.1 Layout Guidelines               |    |
|   | 7.6 Electrical Characteristics, T <sub>A</sub> = -55°C to 125°C 7  |     | 12.2 Layout Example                  |    |
|   | 7.7 Electrical Characteristics, T <sub>A</sub> = -55°C to 85°C 8   | 13  | Device and Documentation Support     |    |
|   | 7.8 Timing Requirements, T <sub>A</sub> = 25°C                     |     | 13.1 Documentation Support           |    |
|   | 7.9 Timing Requirements, $T_A = -55^{\circ}\text{C}$ to 125°C9     |     | 13.2 Related Links                   |    |
|   | 7.10 Timing Requirements, T <sub>A</sub> = -55°C to 85°C 9         |     | 13.3 Community Resources             |    |
|   | 7.11 Switching Characteristics, $T_A = 25^{\circ}C$                |     | 13.4 Trademarks                      |    |
|   | 7.12 Switching Characteristics, T <sub>A</sub> = -55°C to 125°C 10 |     | 13.5 Electrostatic Discharge Caution | 18 |
|   | 7.13 Switching Characteristics, T <sub>A</sub> = -55°C to 85°C 11  |     | 13.6 Glossary                        |    |
|   | 7.14 Typical Characteristics                                       | 14  | Mechanical, Packaging, and Orderable |    |
|   |                                                                    | • • | Information                          | 18 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision F (October 2013) to Revision G

Page

| • | Added Applications section, Device Information table, Pin Configuration and Functions section, ESD Ratings table, |   |
|---|-------------------------------------------------------------------------------------------------------------------|---|
|   | Thermal Information table, Typical Characteristics section, Feature Description section, Device Functional Modes, |   |
|   | Application and Implementation section, Power Supply Recommendations section, Layout section, Device and          |   |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section                       | 1 |
| • | Added Military Disclaimer to Features list.                                                                       | 1 |
| • | Added Handling Ratings table                                                                                      | 6 |

#### Changes from Revision E (November 2010) to Revision F

Page

| • | Updated document to new TI data sheet format |
|---|----------------------------------------------|
| • | Removed Ordering Information table.          |

Updated operating temperature range.

Submit Documentation Feedback



# 5 Device Comparison Table

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |
|-------------|------------|--------------------|
| SN74HC164D  | SOIC (14)  | 8.65 mm × 3.91 mm  |
| SN74HC164N  | PDIP (14)  | 19.30 mm × 6.35 mm |
| SN74HC164NS | SO (14)    | 10.30 mm × 5.30 mm |
| SN74HC164PW | TSSOP (14) | 5.00 mm × 4.40 mm  |
| SN54HC164J  | CDIP (14)  | 19.94 mm × 6.92 mm |
| SN54HC164W  | CFP (14)   | 9.21 mm × 6.29 mm  |
| SN54HC164FK | LCCC (14)  | 9.39 mm × 9.39 mm  |



# 6 Pin Configuration and Functions

D, N, NS, J, W, or PW Package 14-Pin SOIC, PDIP, SO, CDIP, CFP, or TSSOP Top View



#### **Pin Functions**

| PI                                            | IN              |     |                      |
|-----------------------------------------------|-----------------|-----|----------------------|
| SOIC, PDIP, SO,<br>CDIP, CFP, or<br>TSSOP NO. | NAME            | I/O | DESCRIPTION          |
| 1                                             | Α               | 1   | Gated Serial Input 1 |
| 2                                             | В               | 1   | Gated Serial Input 2 |
| 3                                             | $Q_A$           | 0   | Parallel Output      |
| 4                                             | $Q_{B}$         | 0   | Parallel Output      |
| 5                                             | Q <sub>C</sub>  | 0   | Parallel Output      |
| 6                                             | $Q_D$           | 0   | Parallel Output      |
| 7                                             | GND             | -   | Ground               |
| 8                                             | CLK             | I   | Clock                |
| 9                                             | CLR             | 1   | Clear 1 Active-Low   |
| 10                                            | Q <sub>E</sub>  | 0   | Parallel Output      |
| 11                                            | $Q_{F}$         | 0   | Parallel Output      |
| 12                                            | $Q_{G}$         | 0   | Parallel Output      |
| 13                                            | Q <sub>H</sub>  | 0   | Parallel Output      |
| 14                                            | V <sub>CC</sub> | _   | Power                |

Product Folder Links: SN54HC164 SN74HC164

ubinit Documentation Feedback





NC - No internal connection

## **Pin Functions**

| P        | IN             |     | DEGODIDATION         |
|----------|----------------|-----|----------------------|
| LCCC NO. | NAME           | 1/0 | DESCRIPTION          |
| 1        | NC             | _   | No Connect           |
| 2        | Α              | I   | Gated Serial Input 1 |
| 3        | В              | I   | Gated Serial Input 2 |
| 4        | $Q_A$          | 0   | Parallel Output      |
| 5        | NC             | _   | No Connect           |
| 6        | $Q_{B}$        | 0   | Parallel Output      |
| 7        | NC             | _   | No Connect           |
| 8        | $Q_{C}$        | 0   | Parallel Output      |
| 9        | Q <sub>D</sub> | 0   | Parallel Output      |
| 10       | GND            | _   | Ground               |
| 11       | NC             | _   | No Connect           |
| 12       | CLK            | I   | Clock                |
| 13       | CLR            | I   | Clear 1 Active-Low   |
| 14       | Q <sub>E</sub> | 0   | Parallel Output      |
| 15       | NC             | _   | No Connect           |
| 16       | $Q_{F}$        | 0   | Parallel Output      |
| 17       | NC             | _   | No Connect           |
| 18       | $Q_G$          | 0   | Parallel Output      |
| 19       | Q <sub>H</sub> | 0   | Parallel Output      |
| 20       | VCC            | _   | Power                |



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                             | MIN  | MAX | UNITS |
|------------------|---------------------------------------------------|-----------------------------|------|-----|-------|
| $V_{CC}$         | Supply voltage                                    |                             | -0.5 | 7   | V     |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_I < 0$ or $V_I > V_{CC}$ |      | ±20 | mA    |
| I <sub>OK</sub>  | Output clamp current (2)                          | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20 | mA    |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$       |      | ±25 | mA    |
|                  | Continuous current through V <sub>CC</sub> or GND |                             |      | ±50 | mA    |
| T <sub>stq</sub> | Storage temperature                               |                             | -65  | 150 | °C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                 |                             |                                                                                | VALUE | UNIT |
|-----------------|-----------------------------|--------------------------------------------------------------------------------|-------|------|
| \/              |                             | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         |       | V    |
| V <sub>(E</sub> | SD) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                           |                                     |                          | SN   | 54HC164 |          | SN74HC164 |     | UNIT     |      |
|---------------------------|-------------------------------------|--------------------------|------|---------|----------|-----------|-----|----------|------|
|                           |                                     |                          | MIN  | NOM     | MAX      | MIN       | NOM | MAX      | UNIT |
| V <sub>CC</sub>           | Supply voltage                      |                          | 2    | 5       | 6        | 2         | 5   | 6        | V    |
|                           |                                     | V <sub>CC</sub> = 2 V    | 1.5  |         |          | 1.5       |     |          |      |
| $V_{IH}$                  | High-level input voltage            | $V_{CC} = 4.5 \text{ V}$ | 3.15 |         |          | 3.15      |     |          | V    |
|                           |                                     | $V_{CC} = 6 V$           | 4.2  |         |          | 4.2       |     |          |      |
|                           | Low-level input voltage             | V <sub>CC</sub> = 2 V    |      |         | 0.5      |           |     | 0.5      | V    |
| V <sub>IL</sub>           |                                     | $V_{CC} = 4.5 \text{ V}$ |      |         | 1.35     |           |     | 1.35     |      |
|                           |                                     | V <sub>CC</sub> = 6 V    |      |         | 1.8      |           |     | 0.5      |      |
| $V_{I}$                   | Input voltage                       |                          | 0    |         | $V_{CC}$ | 0         |     | $V_{CC}$ | ٧    |
| Vo                        | Output voltage                      |                          | 0    |         | $V_{CC}$ | 0         |     | $V_{CC}$ | V    |
|                           |                                     | $V_{CC} = 2 V$           |      |         | 1000     |           |     | 1000     |      |
| $\Delta t/\Delta v^{(2)}$ | Input transition rise and fall time | V <sub>CC</sub> = 4.5 V  |      |         | 500      |           |     | 500      | ns   |
|                           |                                     | V <sub>CC</sub> = 6 V    |      |         | 400      |           |     | 400      |      |
| T <sub>A</sub>            | Operating free-air temperature      | <del>)</del>             | -55  |         | 125      | -40       |     | 125      | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

<sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> If this device is used in the threshold region (from V<sub>IL</sub> max = 0.5 V to V<sub>IH</sub> min = 1.5 V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t<sub>t</sub> = 1000 ns and V<sub>CC</sub> = 2 V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes.



#### 7.4 Thermal Information

|                 |                                        | S           | N54HC164   |              |             | SN74H       | C164       |               |      |
|-----------------|----------------------------------------|-------------|------------|--------------|-------------|-------------|------------|---------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | J<br>(CDIP) | W<br>(CFP) | FK<br>(LCCC) | D<br>(SOIC) | N<br>(PDIP) | NS<br>(SO) | PW<br>(TSSOP) | UNIT |
|                 |                                        | 14<br>PINS  | 14<br>PINS | 20<br>PINS   | 14<br>PINS  | 14<br>PINS  | 14<br>PINS | 14<br>PINS    |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | _           | _          | _            | 86          | 80          | 76         | 113           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics, $T_A = 25^{\circ}C$

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TES                                   | ST CONDITIONS             | V <sub>cc</sub> | MIN  | TYP   | MAX  | UNIT |
|-----------------|---------------------------------------|---------------------------|-----------------|------|-------|------|------|
|                 |                                       |                           | 2 V             | 1.9  | 1.998 |      |      |
|                 |                                       | $I_{OH} = -20 \mu A$      | 4.5 V           | 4.4  | 4.499 |      |      |
| V <sub>OH</sub> | $V_I = V_{IH}$ or $V_{IL}$            |                           | 6 V             | 5.9  | 5.999 |      | V    |
|                 |                                       | $I_{OH} = -4 \text{ mA}$  | 4.5 V           | 3.98 | 4.3   |      |      |
|                 |                                       | I <sub>OH</sub> = -5.2 mA | 6 V             | 5.48 | 5.8   |      |      |
|                 | $V_{l} = V_{lH}$ or $V_{lL}$          | Ι <sub>ΟL</sub> = 20 μΑ   | 2 V             |      | 0.002 | 0.1  |      |
|                 |                                       |                           | 4.5 V           |      | 0.001 | 0.1  |      |
| $V_{OL}$        |                                       |                           | 6 V             |      | 0.001 | 0.1  | V    |
|                 |                                       | I <sub>OL</sub> = 4 mA    | 4.5 V           |      | 0.17  | 0.26 |      |
|                 |                                       | I <sub>OL</sub> = 5.2 mA  | 6 V             |      | 0.15  | 0.26 |      |
| I <sub>I</sub>  | $V_I = V_{CC}$ or 0                   | <u> </u>                  | 6 V             |      | ±0.1  | ±100 | nA   |
| I <sub>cc</sub> | V <sub>I</sub> = V <sub>CC</sub> or 0 | I <sub>O</sub> = 0        | 6 V             |      |       | 8    | μA   |
| Ci              |                                       |                           | 2 V to<br>6 V   |      | 3     | 10   | pF   |

# 7.6 Electrical Characteristics, $T_A = -55^{\circ}C$ to 125°C

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER      | TEST C                     | CONDITIONS                                          | V <sub>cc</sub> | SN  | 54HC164 |       |     | mmended<br>74HC164 |       | V  |
|----------------|----------------------------|-----------------------------------------------------|-----------------|-----|---------|-------|-----|--------------------|-------|----|
|                |                            |                                                     |                 | MIN | TYP     | MAX   | MIN | TYP                | MAX   |    |
|                |                            |                                                     | 2 V             | 1.9 |         |       | 1.9 |                    |       |    |
|                |                            | $I_{OH} = -20 \mu A$                                | 4.5 V           | 4.4 |         |       | 4.4 |                    |       |    |
| $V_{OH}$       |                            |                                                     | 6 V             | 5.9 |         |       | 5.9 |                    |       | V  |
|                |                            | $I_{OH} = -4 \text{ mA}$ $I_{OH} = -5.2 \text{ mA}$ | 4.5 V           | 3.7 |         |       | 3.7 |                    |       |    |
|                |                            |                                                     | 6 V             | 5.2 |         |       | 5.2 |                    |       |    |
|                |                            |                                                     | 2 V             |     |         | 0.1   |     |                    | 0.1   |    |
|                |                            | I <sub>OL</sub> = 20 μA                             | 4.5 V           |     |         | 0.1   |     |                    | 0.1   |    |
| $V_{OL}$       | $V_I = V_{IH}$ or $V_{IL}$ |                                                     | 6 V             |     |         | 0.1   |     |                    | 0.1   | V  |
|                |                            | I <sub>OL</sub> = 4 mA                              | 4.5 V           |     |         | 0.4   |     |                    | 0.4   |    |
|                |                            | I <sub>OL</sub> = 5.2 mA                            | 6 V             |     |         | 0.4   |     |                    | 0.4   |    |
| I <sub>I</sub> | $V_I = V_{CC}$ or 0        |                                                     | 6 V             |     |         | ±1000 |     |                    | ±1000 | nA |
| Icc            | $V_I = V_{CC}$ or 0        | I <sub>O</sub> = 0                                  | 6 V             |     |         | 160   |     |                    | 160   | μA |
| C <sub>i</sub> |                            |                                                     | 2 V to<br>6 V   |     |         | 10    |     |                    | 10    | pF |



# 7.7 Electrical Characteristics, $T_A = -55^{\circ}C$ to $85^{\circ}C$

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED                                    | FECT CONDITIONS            | ,               | SN   | LINUT |       |                                          |  |
|----------------------------------------------|----------------------------|-----------------|------|-------|-------|------------------------------------------|--|
| PARAMETER                                    | TEST CONDITIONS            | V <sub>cc</sub> | MIN  | TYP   | MAX   | UNIT                                     |  |
|                                              |                            | 2 V             | 1.9  |       |       |                                          |  |
|                                              | $I_{OH} = -20 \mu A$       | 4.5 V           | 4.4  |       |       |                                          |  |
| $V_{OH}$ $V_{I} = V_{IH} \text{ or } V_{IL}$ |                            | 6 V             | 5.9  |       |       | V                                        |  |
|                                              | $I_{OH} = -4 \text{ mA}$   | 4.5 V           | 3.84 |       |       |                                          |  |
|                                              | $I_{OH} = -5.2 \text{ mA}$ | 6 V             | 5.34 |       |       |                                          |  |
|                                              |                            | 2 V             |      |       | 0.1   |                                          |  |
|                                              | $I_{OL} = 20 \mu A$        | 4.5 V           |      |       | 0.1   | V  1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |  |
| $V_{I} = V_{IH} \text{ or } V_{IL}$          |                            | 6 V             |      |       | 0.1   |                                          |  |
|                                              | I <sub>OL</sub> = 4 mA     | 4.5 V           |      |       | 0.33  |                                          |  |
|                                              | I <sub>OL</sub> = 5.2 mA   | 6 V             |      |       | 0.33  |                                          |  |
| $V_I = V_{CC}$ or 0                          | ·                          | 6 V             |      |       | ±1000 | nA                                       |  |
| $V_I = V_{CC}$ or 0                          | I <sub>O</sub> = 0         | 6 V             |      |       | 80    | μΑ                                       |  |
| , i                                          |                            | 2 V to<br>6 V   |      |       | 10    | pF                                       |  |

# 7.8 Timing Requirements, $T_A = 25^{\circ}C$

over recommended operating free-air temperature range (unless otherwise noted)

|                    | PARAMET                                   | ER              | V <sub>cc</sub> | MIN   | NOM      | MAX | UNIT |
|--------------------|-------------------------------------------|-----------------|-----------------|-------|----------|-----|------|
|                    |                                           |                 | 2 V             |       |          | 6   |      |
| f <sub>clock</sub> | Clock frequency                           |                 | 4.5 V           |       |          | 31  | MHz  |
|                    |                                           |                 | 6 V             |       |          | 36  |      |
|                    |                                           |                 | 2 V             | 100   |          |     |      |
|                    |                                           | CLR low         | 4.5 V           | 20    |          |     |      |
|                    | Pulse duration                            |                 | 6 V             | 17    |          |     |      |
| t <sub>w</sub>     | y Puise duration                          |                 | 2 V             | 80    |          |     | ns   |
|                    |                                           | CLK high or low | 4.5 V           | 16    |          |     |      |
|                    |                                           |                 | 6 V             | 14    |          |     |      |
|                    |                                           |                 | 2 V             | 100   |          |     |      |
|                    |                                           | Data            | 4.5 V           | 20    | 31<br>36 |     |      |
|                    | Cation times haters Oliva                 |                 | 6 V             | 17    |          |     |      |
| t <sub>su</sub>    | Setup time before CLK↑                    |                 | 2 V             | 100   |          |     | ns   |
|                    |                                           | CLR inactive    | 4.5 V           | 20    |          |     |      |
|                    |                                           |                 | 6 V             | 17    |          |     |      |
|                    |                                           |                 | 2 V             | 5     |          |     |      |
| t <sub>h</sub>     | t <sub>h</sub> Hold time, data after CLK↑ |                 | 4.5 V           | 5 V 5 |          |     | ns   |
|                    |                                           |                 | 6 V             | 5     |          |     |      |

Product Folder Links: SN54HC164 SN74HC164

ubinit Documentation Feedback



# 7.9 Timing Requirements, $T_A = -55^{\circ}C$ to 125°C

over recommended operating free-air temperature range (unless otherwise noted)

|                                           | PARAMETER                  |                 | V <sub>cc</sub> | SN  | 54HC164 | 1   | RECO<br>SN |     | UNIT |     |
|-------------------------------------------|----------------------------|-----------------|-----------------|-----|---------|-----|------------|-----|------|-----|
|                                           |                            |                 |                 | MIN | NOM     | MAX | MIN        | NOM | MAX  |     |
|                                           |                            |                 | 2 V             |     |         | 4.2 |            |     | 4.2  |     |
| f <sub>clock</sub>                        | Clock frequency            |                 | 4.5 V           |     |         | 21  |            |     | 21   | MHz |
|                                           |                            |                 | 6 V             |     |         | 25  |            |     | 25   |     |
|                                           |                            |                 | 2 V             | 150 |         |     | 125        |     |      |     |
|                                           |                            | CLR low         | 4.5 V           | 30  |         |     | 25         |     |      |     |
|                                           | Pulse duration             |                 | 6 V             | 25  |         |     | 21         |     |      | 20  |
| 'w                                        |                            |                 | 2 V             | 120 |         |     | 120        |     |      | ns  |
|                                           |                            | CLK high or low | 4.5 V           | 24  |         |     | 24         |     |      |     |
|                                           |                            |                 | 6 V             | 20  |         |     | 20         |     |      |     |
|                                           |                            |                 | 2 V             | 150 |         |     | 125        |     |      |     |
|                                           |                            | Data            | 4.5 V           | 30  |         |     | 25         |     |      |     |
|                                           | Cation times hafana Cl I/A |                 | 6 V             | 25  |         |     | 25         |     |      |     |
| t <sub>su</sub>                           | Setup time before CLK↑     |                 | 2 V             | 150 |         |     | 125        |     |      | ns  |
|                                           |                            | CLR inactive    | 4.5 V           | 30  |         |     | 25         |     |      |     |
|                                           |                            |                 | 6 V             | 25  |         |     | 25         |     |      |     |
|                                           |                            |                 | 2 V             | 5   |         |     | 5          |     |      |     |
| t <sub>h</sub> Hold time, data after CLK↑ |                            |                 | 4.5 V           | 5   |         |     | 5          |     |      | ns  |
|                                           |                            |                 | 6 V             | 5   |         |     | 5          |     |      |     |

# 7.10 Timing Requirements, $T_A = -55^{\circ}C$ to $85^{\circ}C$

over recommended operating free-air temperature range (unless otherwise noted)

|                    | DADA                       | METER           | V               | SN  | 174HC164 |     | LINUT |
|--------------------|----------------------------|-----------------|-----------------|-----|----------|-----|-------|
|                    | PARA                       | METER           | V <sub>CC</sub> | MIN | NOM      | MAX | UNIT  |
|                    |                            |                 | 2 V             |     |          | 5   |       |
| f <sub>clock</sub> | Clock frequency            |                 | 4.5 V           |     |          | 25  | MHz   |
|                    |                            |                 | 6 V             |     |          | 28  |       |
|                    |                            |                 | 2 V             | 125 |          |     |       |
|                    |                            | CLR low         | 4.5 V           | 25  |          |     |       |
|                    | Pulse duration             |                 | 6 V             | 21  |          |     |       |
| t <sub>w</sub>     | Pulse duration             |                 | 2 V             | 100 |          |     | ns    |
|                    |                            | CLK high or low | 4.5 V           | 20  |          |     |       |
|                    |                            |                 | 6 V             | 18  |          |     |       |
|                    |                            |                 | 2 V             | 125 |          |     |       |
|                    |                            | Data            | 4.5 V           | 25  |          |     |       |
|                    | Catua tima hafara CLIVA    |                 | 6 V             | 21  |          |     |       |
| t <sub>su</sub>    | Setup time before CLK↑     |                 | 2 V             | 125 |          |     | ns    |
|                    |                            | CLR inactive    | 4.5 V           | 25  |          |     |       |
|                    |                            |                 | 6 V             | 21  |          |     |       |
|                    |                            |                 | 2 V             | 5   |          |     |       |
| t <sub>h</sub>     | Hold time, data after CLK1 | •               | 4.5 V           | 5   |          |     | ns    |
|                    |                            |                 | 6 V             | 5   |          |     |       |



# 7.11 Switching Characteristics, $T_A = 25^{\circ}C$

over recommended operating free-air temperature range,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|------------------|--------------|-------------|-----------------|-----|-----|-----|------|
|                  |              |             | 2 V             | 6   | 10  |     |      |
| f <sub>max</sub> |              |             | 4.5 V           | 31  | 54  |     | MHz  |
|                  |              |             | 6 V             | 36  | 62  |     |      |
|                  |              |             | 2 V             |     | 140 | 205 |      |
| t <sub>PHL</sub> | CLR          | Any Q       | 4.5 V           |     | 28  | 41  | ns   |
|                  |              |             | 6 V             |     | 24  | 35  |      |
|                  |              |             | 2 V             |     | 115 | 175 |      |
| t <sub>pd</sub>  | CLK          | Any Q       | 4.5 V           |     | 23  | 35  |      |
|                  |              |             | 6 V             |     | 20  | 30  |      |
|                  |              |             | 2 V             |     | 38  | 75  |      |
| t <sub>t</sub>   |              |             | 4.5 V           |     | 8   | 15  | ns   |
|                  |              |             | 6 V             |     | 6   | 13  |      |

# 7.12 Switching Characteristics, $T_A = -55^{\circ}C$ to 125°C

over recommended operating free-air temperature range,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>cc</sub> | SN  | N54HC164 |     |     | MMENDI<br>'4HC164 |     | UNIT |
|------------------|-----------------|-------------|-----------------|-----|----------|-----|-----|-------------------|-----|------|
|                  | (INPOT)         |             |                 | MIN | TYP      | MAX | MIN | TYP               | MAX |      |
|                  |                 |             | 2 V             | 4.2 |          |     | 4.2 |                   |     |      |
| f <sub>max</sub> |                 |             | 4.5 V           | 21  |          |     | 21  |                   |     | MHz  |
|                  |                 |             | 6 V             | 25  |          |     | 25  |                   |     |      |
|                  |                 |             | 2 V             |     |          | 295 |     |                   | 255 |      |
| t <sub>PHL</sub> | CLR             | Any Q       | 4.5 V           |     |          | 59  |     |                   | 51  | ns   |
|                  |                 |             | 6 V             |     |          | 51  |     |                   |     |      |
|                  |                 |             | 2 V             |     |          | 265 |     |                   | 220 |      |
| t <sub>pd</sub>  | CLK             | Any Q       | 4.5 V           |     |          | 53  |     |                   | 44  |      |
|                  |                 |             | 6 V             |     |          | 45  |     |                   | 38  |      |
|                  |                 |             | 2 V             |     |          | 110 |     |                   | 110 |      |
| t <sub>t</sub>   |                 |             | 4.5 V           |     |          | 22  |     |                   | 22  | ns   |
|                  |                 |             | 6 V             |     |          | 19  |     |                   | 19  |      |



# 7.13 Switching Characteristics, $T_A = -55^{\circ}C$ to $85^{\circ}C$

over recommended operating free-air temperature range,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 3)

| DADAMETED        | EDOM (INDUIT) | TO (OUTDUT) | V               | SN7 | '4HC164 |     | LINUT |
|------------------|---------------|-------------|-----------------|-----|---------|-----|-------|
| PARAMETER        | FROM (INPUT)  | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP     | MAX | UNIT  |
|                  |               |             | 2 V             | 5   |         |     |       |
| f <sub>max</sub> |               |             | 4.5 V           | 25  |         |     | MHz   |
|                  |               |             | 6 V             | 28  |         |     |       |
|                  |               |             | 2 V             |     |         | 255 |       |
| t <sub>PHL</sub> | CLR           | Any Q       | 4.5 V           |     |         | 51  | ns    |
|                  |               |             | 6 V             |     |         | 46  | 115   |
|                  |               |             | 2 V             |     |         | 220 |       |
| t <sub>pd</sub>  | CLK           | Any Q       | 4.5 V           |     |         | 44  |       |
|                  |               |             | 6 V             |     |         | 38  |       |
|                  |               |             | 2 V             |     |         | 95  |       |
| ·t               |               |             | 4.5 V           |     |         | 19  | ns    |
|                  |               |             | 6 V             |     |         | 16  |       |



Figure 1. SN74HC164 Example Timing Diagram



# 7.14 Typical Characteristics

 $T_A = 25^{\circ}C$ 





#### 8 Parameter Measurement Information



- NOTES: A.  $C_L$  includes probe and test-fixture capacitance.
  - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 6$  ns,  $t_f = 6$  ns.
  - C. For clock inputs,  $f_{\mbox{\scriptsize max}}$  is measured when the input duty cycle is 50%.
  - D. The outputs are measured one at a time with one input transition per measurement.
  - E. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



#### 9 Detailed Description

#### 9.1 Overview

The SN74HC164 is an 8-bit shift register with 2 serial inputs (A and B) connected through an AND gate, as well as an asynchronous clear (CLR). The device requires a high signal on both A and B in order to set the input data line high; a low signal on either input will set the input data line low. Data at A and B can be changed while CLK is high or low, provided that the minimum set-up time requirements are met.

The CLK pin of the SN74HC164 is triggered on a positive or rising-edge signal, from LOW to HIGH. Upon a positive-edge trigger, the device will store the result of the (A ● B) input data line in the first register and propagate each register's data to the next register. The data of the last register, QH, will be discarded at each clock trigger. If a low signal is applied to the CLR pin of the SN74HC164, the device will set all registers to a value of 0 immediately.

#### 9.2 Functional Block Diagram



Pin numbers shown are for the D, J, N, NS, PW, and W packages.

#### 9.3 Feature Description

The HC164 has a wide operating voltage range of 2 V to 6 V, outputs that can drive up to 10 LSTTL loads and Low Power Consumption,  $80-\mu A$  maximum I. It is typically  $t_{pd}=20$  ns and has  $\pm 4-mA$  output drive at 5 V with low input current of  $1-\mu A$  maximum. It also has AND-gated (enable/disable) serial inputs a fully buffered clock and serial inputs as well as a direct clear.

#### 9.4 Device Functional Modes

Table 1 lists the functional modes of the SNx4HC164.

Table 1. Function Table (1)(2)

|     | INF      | UTS |   |          | OUTPU           | TS | Q <sub>H</sub> L Q <sub>H0</sub> |  |  |  |
|-----|----------|-----|---|----------|-----------------|----|----------------------------------|--|--|--|
| CLR | CLK      | Α   | В | $Q_A$    | Q <sub>B</sub>  |    | Q <sub>H</sub>                   |  |  |  |
| L   | Χ        | Χ   | Х | L        | L               |    | L                                |  |  |  |
| Н   | L        | Χ   | Х | $Q_{A0}$ | $Q_{B0}$        |    | $Q_{H0}$                         |  |  |  |
| Н   | <b>↑</b> | Н   | Н | Н        | Q <sub>An</sub> |    | $Q_{Gn}$                         |  |  |  |
| Н   | <b>↑</b> | L   | X | L        | Q <sub>An</sub> |    | $Q_{Gn}$                         |  |  |  |
| Н   | 1        | X   | L | L        | Q <sub>An</sub> |    | $Q_{Gn}$                         |  |  |  |

- Q<sub>A0</sub>, Q<sub>B0</sub>, Q<sub>H0</sub> = the level of Q<sub>A</sub>, Q<sub>B</sub>, or Q<sub>H</sub>, respectively, before the indicated steady-state input conditions were established.
- (2) Q<sub>An</sub>, Q<sub>Gn</sub> = the level of Q<sub>A</sub> or Q<sub>G</sub> before the most recent ↑ transition of CLK: indicates a 1-bit shift.

Submit Documentation Feedback

Copyright © 1982–2015, Texas Instruments Incorporated



# 10 Application and Implementation

#### 10.1 Application Information

The SNx4HC164 is an 8-bit shift register that can be used as a deserializer in order to reduce the number of GPIO's needed when driving multiple LED's. In order to correctly display the proper output in the LED's a sink MOSFET was added to prevent the LED's from lighting up until the correct data or the proper clock signal has been achieved.

## 10.2 Typical Application



Figure 4. Typical Application Diagram

#### 10.2.1 Design Requirements

Ensure that the incoming clock rising edge meets the criteria in *Recommended Operating Conditions*.

#### 10.2.2 Detailed Design Procedure

Ensure that input and output voltages do not exceed ratings in Absolute Maximum Ratings.

Input voltage threshold information can be found in Recommended Operating Conditions.

Detailed timing requirements can be found in *Timing Requirements*,  $T_A = 25$ °C.

Copyright © 1982–2015, Texas Instruments Incorporated

Submit Documentation Feedback



# **Typical Application (continued)**

# 10.2.3 Application Curve



Figure 5. Propagation Delay vs Supply Voltage at T<sub>A</sub> = 25°C

Submit Documentation Feedback



#### 11 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Recommended Operating Conditions table.

Each V<sub>CC</sub> pin must have a good bypass capacitor in order to prevent power disturbance. For devices with a single supply, a 0.1-μF capacitor is recommended and if there are multiple V<sub>CC</sub> pins then a 0.01-μF or 0.022-μF capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. 0.1-µF and 1-µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 12 Layout

#### 12.1 Layout Guidelines

Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self-inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Figure 6 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections.

#### 12.2 Layout Example



Figure 6. Trace Example

Submit Documentation Feedback Product Folder Links: SN54HC164 SN74HC164



#### 13 Device and Documentation Support

#### 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| SN54HC164 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN74HC164 | Click here     | Click here   | Click here          | Click here          | Click here          |

### 13.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





15-Apr-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)            | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|------------------------------------|---------|
| 5962-8416201VCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-8416201VC<br>A<br>SNV54HC164J | Sample  |
| 5962-8416201VDA  | ACTIVE | CFP          | W                  | 14   | 25             | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-8416201VD<br>A<br>SNV54HC164W | Sample  |
| 84162012A        | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE           | N / A for Pkg Type | -55 to 125   | 84162012A<br>SNJ54HC<br>164FK      | Sample  |
| 8416201CA        | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 8416201CA<br>SNJ54HC164J           | Samples |
| SN54HC164J       | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | SN54HC164J                         | Sample  |
| SN74HC164D       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164DE4     | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164DG4     | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164DR      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164DRG3    | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164DRG4    | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164DT      | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164N       | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU   CU SN    | N / A for Pkg Type | -40 to 125   | SN74HC164N                         | Samples |
| SN74HC164NE4     | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 125   | SN74HC164N                         | Samples |
| SN74HC164NSR     | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |
| SN74HC164PW      | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HC164                              | Samples |





15-Apr-2017

| Orderable Device | Status | Package Type | _       | Pins | •    | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking                | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|-------------------|--------------------|--------------|-------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)               | (3)                |              | (4/5)                         |         |
| SN74HC164PWG4    | ACTIVE | TSSOP        | PW      | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | HC164                         | Samples |
| SN74HC164PWR     | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | HC164                         | Samples |
| SN74HC164PWRE4   | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | HC164                         | Samples |
| SN74HC164PWRG4   | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | HC164                         | Samples |
| SN74HC164PWT     | ACTIVE | TSSOP        | PW      | 14   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | HC164                         | Samples |
| SN74HC164PWTG4   | ACTIVE | TSSOP        | PW      | 14   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 125   | HC164                         | Samples |
| SNJ54HC164FK     | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE        | N / A for Pkg Type | -55 to 125   | 84162012A<br>SNJ54HC<br>164FK | Samples |
| SNJ54HC164J      | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42               | N / A for Pkg Type | -55 to 125   | 8416201CA<br>SNJ54HC164J      | Samples |
| SNJ54HC164W      | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42               | N / A for Pkg Type | -55 to 125   | 8416201DA<br>SNJ54HC164W      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

## PACKAGE OPTION ADDENDUM



15-Apr-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC164, SN54HC164-SP, SN74HC164:

Catalog: SN74HC164, SN54HC164

Military: SN54HC164

Space: SN54HC164-SP

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Mar-2016

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HC164DR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.3        | 8.0        | 16.0      | Q1               |
| SN74HC164DR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC164DR    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC164DRG3  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.3        | 8.0        | 16.0      | Q1               |
| SN74HC164DRG4  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC164DRG4  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC164DT    | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC164NSR   | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HC164PWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC164PWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC164PWRG4 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC164PWT   | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 10-Mar-2016



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HC164DR    | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC164DR    | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC164DR    | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC164DRG3  | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC164DRG4  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC164DRG4  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC164DT    | SOIC         | D               | 14   | 250  | 367.0       | 367.0      | 38.0        |
| SN74HC164NSR   | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74HC164PWR   | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74HC164PWR   | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC164PWRG4 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC164PWT   | TSSOP        | PW              | 14   | 250  | 367.0       | 367.0      | 35.0        |

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.