

# DUAL OUTPUT BOOST WLED DRIVER USING SINGLE INDUCTOR

#### **FEATURES**

- 2.5V to 6V Input Voltage Range
- 0.7A Integrated Switch
- Built-in Power Diode
- 1.2MHz Fixed PWM Frequency
- Individually Programmable Output Current
- Input-to-Output Isolation
- Built-in Soft Start
- 27V Overvoltage Protection
- 3% at 15mA Matching between Two Current Strings, Improvement from TPS61150/1
- Up to 83% Efficiency
- Up to 30kHz PWM Dimming Frequency
- Availiable in a 10 Pin, 3 × 3 mm QFN Package

#### **APPLICATIONS**

- Up to 14 WLED Driver for Media Form Factor Display
- Sub and Main Display Backlight in Clam Shell Phones
- Display and Keypad Backlight in Portable Equipment

#### **DESCRIPTION**

The TPS61150A is a high frequency boost converter with two regulated current outputs for driving WLEDs. Each current output can be individually programmed through external resistors. There is dedicated selection pin for each output, so the two outputs can be turned on separately or simultaneously. The output current can be reduced by a pulse width modulation (PWM) signal on the select pins or an analog voltage on the ISET pin. The boost regulator runs at 1.2MHz fixed switching frequency to reduce output ripple and avoid audible noises associated with PFM control.

The two current outputs are ideal for driving WLED backlight for the sub and main displays in clam shell phones. The two outputs can also be used for driving display and keypad backlights. When used together, the two outputs can drive up to 14 WLED for one large display.

In addition to the small inductor, small capacitor and 3mm x 3mm QFN package, the built-in MOSFET and diode eliminate the need for any external power devices. Overall, the IC provides an extremely compact solution with high efficiency and plenty of flexibility.

#### TYPICAL APPLICATION





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE       | OVP (Typ.) | PACKAGE MARKING |
|----------------|---------------|------------|-----------------|
| -40 to 85°C    | TPS61150ADRCR | 28V        | BTK             |
| –40 to 85°C    | TPS61150ADRCT | 28V        | BTK             |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **DEVICE INFORMATION**

#### **TERMINAL FUNCTIONS**

| TERMINAL        |        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                |
|-----------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO.    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                |
| VIN             | 5      | I   | Input pin. VIN provides the current to the boost power stage, and also powers the IC circuit. When VIN is below the undervoltage lockout threshold, the IC turns off and disables outputs; thereby disconnecting the WLEDs from the input. |
| GND             | 8      | 0   | Ground. Connect the input and output capacitors as close as possible to this pin.                                                                                                                                                          |
| sw              | 6      | ı   | Switching node of the IC.                                                                                                                                                                                                                  |
| IOUT            | 7      | 0   | Constant current supply output. IOUT is directly connected to the boost converter output.                                                                                                                                                  |
| IFB1, IFB2      | 10     | ı   | Return path for the IOUT regulation. The current regulator is connected to this pin, and it can be disabled to open the current path.                                                                                                      |
| ISET1,<br>ISET2 | 2<br>9 | I   | Output current programming. The resistor connected to the pin programs the corresponding output current.                                                                                                                                   |
| SEL1,<br>SEL2   | 3<br>4 | I   | Mode selection. See Table 1 for details.                                                                                                                                                                                                   |
| Thermal Pad     |        | •   | The thermal pad should be soldered to the analog ground. If possible, use the thermal pad to connect to ground plane for ideal power dissipation.                                                                                          |

Table 1. TPS61150A Mode Selection

| SEL1 | SEL2 | IFB1        | IFB2    |
|------|------|-------------|---------|
| Н    | L    | Enable      | Disable |
| L    | Н    | Disable     | Enable  |
| Н    | Н    | Enable      | Enable  |
| L    | L    | IC Shutdown |         |



#### **FUNCTIONAL BLOCK DIAGRAM**



## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                                 | VALUE                        | UNIT |
|-------------------------------------------------|------------------------------|------|
| Supply voltages on pin VIN <sup>(2)</sup>       | -0.3 to 7                    | V    |
| Voltages on pins SEL1/2, ISET1/2 <sup>(2)</sup> | -0.3 to 7                    | V    |
| Voltage on pin IOUT, SW, IFB1 and IFB2(2)       | 30                           | V    |
| Continuous power dissipation                    | See Dissipation Rating Table |      |
| Operating junction temperature range            | -40 to 150                   | °C   |
| Storage temperature range                       | -65 to 150                   | °C   |
| Lead Temperature (soldering, 10 sec)            | 260                          | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE               | $R_{	hetaJA}$ | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|-----------------------|---------------|---------------------------------------|---------------------------------------|---------------------------------------|
| QFN <sup>(1)</sup>    | 270°C/W       | 370mW                                 | 204mW                                 | 148mW                                 |
| QFN <sup>(2)</sup> (2 | 48.7°C/W      | 2.05W                                 | 1.13W                                 | 821mW                                 |

<sup>(1)</sup> Soldered PowerPAD on a standard 2-layer PCB without vias for thermal pad.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> Soldered PowerPAD on a standard 4-layer PCB with vias for thermal pad .



## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                |                                 | MIN | NOM N | IAX | UNIT |
|----------------|---------------------------------|-----|-------|-----|------|
| VI             | Input voltage range             | 2.5 |       | 6.0 | V    |
| Vo             | Output voltage range            | VIN |       | 27  | V    |
| L              | Inductor <sup>(1)</sup>         |     | 10    |     | μН   |
| Cı             | Input capacitor <sup>(1)</sup>  | 1   |       |     | μF   |
| Co             | Output capacitor <sup>(1)</sup> | 1   |       |     | μF   |
| T <sub>A</sub> | Operating ambient temperature   | -40 |       | 85  | °C   |
| TJ             | Operating junction temperature  | -40 |       | 125 | °C   |

<sup>(1)</sup> See Application Section for further information.



## **ELECTRICAL CHARACTERISTICS**

VIN = 3.6V, SELx = VIN, Rset =  $80k\Omega$ ,  $V_{(IOUT)}$  = 15V,  $T_A$  =  $-40^{\circ}C$  to  $85^{\circ}C$ , typical values are at  $T_A$  =  $25^{\circ}C$  (unless otherwise noted)

|                          | PARAMETER                                                                                    | TEST CONDITIONS                                             | MIN         | TYP   | MAX   | UNIT |
|--------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------|-------|-------|------|
| SUPPLY C                 | URRENT                                                                                       |                                                             |             |       |       |      |
| VI                       | Input voltage range                                                                          |                                                             | 2.5         |       | 6.0   | V    |
| IQ                       | Operating quiescent current into VIN                                                         | Device PWM switching no load                                |             |       | 2     | mA   |
| $I_{SD}$                 | Shutdown current                                                                             | SELx = GND, T <sub>A</sub> = 25°C                           |             | 1.7   | 1.9   | μΑ   |
|                          |                                                                                              | SELx = GND                                                  |             | 2.7   | 3     |      |
| $V_{\text{UVLO}}$        | Under-voltage lockout threshold                                                              | VIN falling                                                 |             | 1.65  | 1.8   | V    |
| $V_{hys}$                | Under-voltage lockout hysterisis                                                             |                                                             |             | 70    |       | mV   |
| ENABLE A                 | ND SOFT START                                                                                |                                                             |             |       |       |      |
| V <sub>(selh)</sub>      | SEL logic high voltage                                                                       | $V_1 = 2.5V \text{ to } 6V$                                 | 1.2         |       |       | V    |
| V <sub>(sell)</sub>      | SEL logic low voltage                                                                        | $V_1 = 2.5V \text{ to } 6V$                                 |             |       | 0.4   | V    |
| R <sub>(en)</sub>        | SEL pull down resistor                                                                       |                                                             | 300         | 700   |       | kΩ   |
| $t_{(\text{off})}$       | SEL pulse width to disable                                                                   | SELx high to low                                            | 40          |       |       | ms   |
| I <sub>(SS)</sub>        | IFB soft start current steps                                                                 |                                                             |             | 16    |       |      |
| t <sub>(ss)</sub>        | Soft start time step                                                                         | Measured as clock divider                                   |             | 64    |       |      |
| t <sub>(ss_en)</sub>     | Soft start enable time                                                                       | Time between falling and rising of two adjacent SELx pulses | 40          |       |       | ms   |
| CURRENT                  | FEEDBACK                                                                                     |                                                             |             |       |       |      |
| $V_{(ISET)}$             | ISET pin voltage                                                                             |                                                             | 1.204       | 1.229 | 1.254 | V    |
| K <sub>ISET</sub>        | Current multipler, I <sub>fb1</sub> /I <sub>set1</sub> , I <sub>fb2</sub> /I <sub>set2</sub> | ISET current = 16.7μA                                       | 883         | 920   | 957   |      |
|                          |                                                                                              | ISET current = 1.2μA                                        | 736         | 920   | 1104  |      |
| K <sub>M</sub>           | Current matching, $(2 \times  I_{fb1} - I_{fb2} )/(I_{fb1} + I_{fb2})$                       | ISET current = 16.7μA                                       | 0%          |       | 3%    |      |
|                          |                                                                                              | ISET current = 1.2μA                                        | 0%          |       | 20%   |      |
| $V_{(IFB)}$              | IFB regulation voltage                                                                       |                                                             | 300         | 330   | 360   | mV   |
| $V_{hys(IFB\_L)}$        | IFB low threshold hysteresis                                                                 |                                                             |             | 60    |       | mV   |
| $t_{I(sink)}$            | Current sink settle time measured from SELx rising edge <sup>(1)</sup>                       |                                                             |             |       | 6     | μs   |
| I <sub>lkg</sub>         | IFB pin leakage current                                                                      | IFB voltage = 25V                                           |             |       | 1     | μΑ   |
| POWER SV                 | WITCH AND DIODE                                                                              |                                                             |             |       |       |      |
| R <sub>DS(ON)</sub>      | N-channel MOSFET on-resistance                                                               | $V_{IN} = V_{GS} = 3.6V$                                    |             | 0.6   | 0.9   | Ω    |
| I <sub>lkg(N_NFET)</sub> | N-channel leakage current                                                                    | V <sub>DS</sub> = 25V                                       |             |       | 1     | μΑ   |
| V <sub>(F)</sub>         | Power diode forward voltage                                                                  | Diode current = 0.7A                                        |             | 0.83  | 1.0   | V    |
| OC AND O                 | VP                                                                                           |                                                             |             |       |       |      |
|                          | NO MOSET AND                                                                                 | Dual output, IOUT= 15V, Duty cycle = 76%                    | 0.75        | 1.0   | 1.25  |      |
| IL                       | N-Channel MOSFET current limit                                                               | Single output , IOUT= 15V, Duty cycle = 76%                 | 0.40        | 0.55  | 0.7   | Α    |
| I <sub>(IFB_MAX)</sub>   | Current sink max output current                                                              | IFB current = 330mV                                         | 34          |       |       | mA   |
| V <sub>ovp</sub>         | Overvoltage threshold                                                                        |                                                             | 27          | 28    | 29    | V    |
| V <sub>ovp_hys</sub>     | Overvoltage hysteresis                                                                       |                                                             | <del></del> | 550   |       | mV   |
|                          | PFM CONTROL                                                                                  | ,                                                           | ·           |       |       |      |
| F <sub>S</sub>           | Oscillator frequency                                                                         |                                                             | 1.0         | 1.2   | 1.5   | MHz  |
| D <sub>max</sub>         | Maximum duty cycle                                                                           | Feedback voltage = 1.0V                                     | 89%         | 93%   |       |      |
|                          | SHUTDOWN                                                                                     | · · · · · · · · · · · · · · · · · · ·                       |             |       |       |      |
| T <sub>shutdown</sub>    | Thermal shutdown threshold                                                                   |                                                             |             | 160   |       | °C   |
| T <sub>hys</sub>         | Thermal shutdown threshold hysteresis                                                        |                                                             | <u> </u>    | 15    |       | °C   |
| пуъ                      |                                                                                              |                                                             |             |       |       | -    |

<sup>(1)</sup> This specification determines the minimum on time required for PWM dimming for desirable linearity. The maximum PWM dimming frequency can be calculated from the minimum duty cycle required in the application.



#### **TYPICAL CHARACTERISTICS**

# **Table of Graphs**

|                                    |                                                       | FIGURES |
|------------------------------------|-------------------------------------------------------|---------|
| Overcurrent Limit                  | VIN = 3.0V, 3.6V, and 4.2V, single and dual output    | 1,2     |
| WLED efficiency                    | VIN = 3.3V, 3.6V and 4.2V, 3 WLED, WLED voltage = 11V | 3       |
| WLED efficiency                    | VIN = 3.3V, 3.6V and 4.2V, 4 WLED, WLED voltage = 15V | 4       |
| WLED efficiency                    | VIN = 3.3V, 3.6V and 4.2V, 5 WLED, WLED voltage = 19V | 5       |
| WLED efficiency                    | VIN = 3.3V, 3.6V and 4.2V, 6 WLED, WLED voltage = 23V | 6       |
| Both on efficiency                 | VIN = 3.3V, 3.6V and 4.2V, 4 WLED on each output      | 7       |
| K value over current               | $VIN = 3.6V$ , $I_{WLED} = 1mA$ to $25mA$             | 8       |
| PWM dimming linearity              | Frequency = 20kHz and 30kHz                           | 9       |
| Single output PWM dimming waveform |                                                       | 10      |
| Multiplexed PWM dimming waveform   |                                                       | 11      |
| Start up waveform                  |                                                       | 12      |

# OVERCURRENT LIMIT (SINGLE OUTPUT) vs DUTY CYCLE 600 $V_{I} = 4.2V$ 500 $V_1 = 3.6V$ Current Limit - mA 400 $V_I = 3V$ 300 200 100 0 30 10 20 90 Duty Cycle - % Figure 1.









Figure 5.















Figure 10.





Figure 12.



#### **DETAILED DESCRIPTION**

#### **CURRENT REGULATION**

The TPS61150A uses a single boost regulator to drive 2 WLED strings whose current can be programmed independently. The boost converter adopts PWM control which is ideal for high output current and low output ripple noises. The feedback loop regulates the IFB pin to a threshold voltage (330mV typical), giving the current sink circuit just enough headroom to operate.

The regulation current is set by the resistor on the lset pin based on

$$I_{O} = \frac{V_{ISET}}{R_{SET}} \times K_{ISET}$$
 (1)

where

 $I_{O}$  = output current

V<sub>ISET</sub> = Iset pin voltage (1.229V typical)

 $R_{SFT}$  = Iset pin resistor value

 $K_{ISET}$  = current multiplier (920 typical)

When both outputs are enabled, the boost converter regulates to the IFB pin that demands higher lout pin voltage,  $V_{(IOUT)}$ , and let the other IFB pin rise above its regulation voltage. The feedback path dynamically switches to the other IFB pin if its voltage drops more than the IFB low hysterisis (60mV typical) below it's regulation voltage. This ensures proper current regulation for both outputs. When both IFB voltages are low, IFB1 is used for regulation. Once IFB1 reaches its regulation voltage, the feedback path may hand over to IFB2 if it is still low, and the boost output will continue to rise.

The overall efficiency in this mode depends on the voltage different between the IFB1 and IFB2. A large difference reduces the efficiency due to power losses across the current sink circuit. To improve the efficiency of the both-on mode, the two current outputs can be turned on complimentarily by applying out of phase enable signal to the SEL pins. The ISET pin resistors need to be recalculated to compensate for the reduced DC current.

#### START UP

During start up, both the boost converter and the current sink circuitry are trying to establish steady state simultaneously. The current sink circuitry ramps up current in 16 steps, with each step taking 64 clock cycles. This ensures that the current sink loop is slower than the boost converter response during startup. Therefore, the boost converter output comes up slowly as current sink circuitry ramps up the current. This ensures smooth start up and minimizes in-rush current.

#### OVERVOLTAGE PROTECTION

To prevent the boost output run away as the result of WLED disconnection, there is an overvoltage protection circuit which stops the boost converter from switching as soon as its output exceeds the OVP threshold. When the voltage falls below the OVP threshold, the converter resumes switching. TPS61150A provides 28V(typical) OVP to prevent a 25V rated output capacitor or the internal 30V FET from breaking down.

## **UNDERVOLTAGE LOCKOUT**

An undervoltage lockout prevents mis-operation of the device for input voltages below 1.65V (typical). When the input voltage is below the undervoltage threshold, the device remains off and both the boost converter and current sink circuit are turned off, providing isolation between input and output.

#### THERMAL SHUTDOWN

An internal thermal shutdown turns off the IC when the typical junction temperature of 160°C is exceeded. The thermal shutdown has a hysteresis of typically 15°C.



## **DETAILED DESCRIPTION (continued)**

## **ENABLE**

Pulling either the SEL1 or SEL2 pin low turns off the corresponding output. If both SEL1 and SEL2 are low for more than 40ms, the IC shuts down and consumes less than  $2\mu A$  (room temperature) current. The SEL pin can also be used for PWM brightness dimming. To improve PWM dimming linearity, soft start is disabled if the time between falling and rising edges of two adjacent SELx pulses is less than 40ms. See *APPLICATION INFORMATION* for details.

Each SEL input pin has an internal pull down resistor to disable the device when the pin is floating.



#### **APPLICATION INFORMATION**

#### **MAXIMUM OUTPUT CURRENT**

The over-current limit in a boost converter limits the maximum input current and thus maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit, input voltage, output voltage and efficiency can all change maximum current output. Since current limit clamps peak inductor current, ripple has to be subtracted to derive maximum DC current. The ripple current is a function of switching frequency, inductor value and duty cycle. The following equations take into account of all the above factors for maximum output current calculation.

$$I_{p} = \frac{1}{\left[L \times \left(\frac{1}{V_{iout} + V_{f} - V_{in}} + \frac{1}{V_{in}}\right) \times F_{s}\right]}$$
(2)

where

Ip = inductor peak-to-peak ripple

L = inductor value

Vf = power diode forward voltage

Fs = switching frequency

Viout = boost output voltage. It is equal to 330mV + voltage drop across WLED.

$$lout\_max = \frac{Vin \times \left(llim - \frac{l_p}{2}\right) \times \eta}{Viout}$$
(3)

where

lout\_max = maximum output current of the boost converter

Ilim = overcurrent limit

 $\eta = efficiency$ 

To keep a tight range of the overcurrent limit, The TPS61150A uses the Vin and lout pin voltage to compensate for the overcurrent limit variation caused by the slope compensation. However, the current threshold still has residual dependency on the VIN and IOUT voltage. Use Figure 1 and Figure 2 to identify the typical overcurrent limit in your application, and use  $\pm 25\%$  tolerance to account for temperature dependency and process variations.

The maximum output current can also be limited by the current capability of the current sink circuitry. It is designed to provide maximum 35mA current regardless of the current capability of the boost converter.

#### WLED BRIGHTNESS DIMMING

There are three ways to change the output current *on the fly* for WLED dimming. The first method parallels an additional resistor with the ISET pin resistor as shown in Figure 13. The switch (Q1) can change the ISET pin resistance and therefore, modify the output current. This method is very simple, but can only provide limited dimming steps.



Figure 13. Switching In/Out an Additional Resistor to Change Output Current



#### **APPLICATION INFORMATION (continued)**

Alternatively, a PWM dimming signal at the SEL pin can modulate the output current by the duty cycle of the signal. The logic high of the signal turns on the current sink circuit, while the logic low turns it off. This operation creates an averaged DC output current proportional to the duty cycle of the PWM signal. The frequency of the PWM signal has to be high enough to avoid flashing of the WLEDs. The soft start of the current sink circuit is disabled during the PWM dimming to improve linearity.

The major concern of the PWM dimming is the creation of audible noises which can come from the inductor and/or output capacitor of the boost converter. The audible noises on the output capacitor are created by the presence of voltage ripple in range of audible frequencies. The TPS61150A alleviates the problem by disconnecting the WLEDs from the output capacitor when the SEL pin is low. Therefore, the output capacitor is not discharged by the WLEDs, which reduces the voltage ripple during PWM dimming.

The audible noises can be eliminated by using PWM dimming frequency above or below the audible frequency range. The maximum PWM dimming frequency of the TPS61150A is determined by the current settling time  $(t_{isink})$  which is the time required for the circuit sink circuit to reach steady state after the SEL pin transitions from low to high. The maximum dimming frequency can be calculated by

$$F_{PWM\_MAX} = \frac{D_{min}}{T_{isink}}$$
(4)

 $D_{min}$  = min duty cycle of the PWM dimming required in the application.

For 20%  $D_{min}$ , PWM dimming frequency up to 33kHz is possible, making the noise frequency above the audible range.

The third method uses an external DC voltage and resistor as shown in Figure 14 to change the ISET pin current, and thus control the output current. The DC voltage can be the output of a filtered PWM signal. The equation to calculate the output current is

$$I_{WLED} = K_{ISET} \times \left(\frac{1.229}{R_{ISET}} + \frac{1.229 - V_{DC}}{R_{1}}\right) \text{ for DC voltage input}$$

$$I_{WLED} = K_{ISET} \times \left(\frac{1.229}{R_{ISET}} + \frac{1.229 - V_{DC}}{R_{1} + 10K}\right) \text{ for PWM signal input}$$
(6)

 $K_{ISET}$  = current multiplier between the ISET pin current and the IFB pin current.

VDC= voltage of the DC voltage source or the DC voltage of the PWM signal.



Figure 14. Analog Dimming Uses an External Voltage Source to Control the Output Current

#### INDUCTOR SELECTION

Because the selection of the inductor affects power supplies steady state operation, transient behavior, and loop stability, the inductor is the most important component in power regulator design. There are three specifications most important to the performance of the inductor, inductor value, DC resistance, and saturation current. Considering inductor value alone is not enough.

The inductors inductance value determines the inductor ripple current. It is generally recommended to set peak-to-peak ripple current given by Equation 2 to 30–40% of DC current. It is a good compromise of power losses and inductor size. For this reason,  $10\mu H$  inductors are recommended for TPS61150A. Inductor DC current can be calculated as



## **APPLICATION INFORMATION (continued)**

$$I_{L\_DC} = \frac{V_{iout} \times I_{out}}{V_{in} \times \eta}$$
(7)

Use the maximum load current and minimum V<sub>I</sub> for calculation.

The internal loop compensation for PWM control is optimized for the external component shown in the typical application circuit with consideration of component tolerance. Inductor values can have  $\pm 20\%$  tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20 to 35% from the 0A value depending on how the inductor vendor defines saturation. Using an inductor with a smaller inductance value forces discontinuous PWM in which inductor current ramps down to zero before the end of each switching cycle. It reduces the boost converter's maximum output current, and causes large input voltage ripple. An inductor with larger inductance reduces the gain and phase margin of the feedback loop, possibly resulting in instability

Regulator efficiency is dependent on the resistance of its high current path and switching losses associated with the PWM switch and power diode. Although the TPS61150A has optimized the internal switches, the overall efficiency still relies on inductors DC resistance (DCR); Lower DCR improves efficiency. However, there is a trade off between DCR and inductor size, and shielded inductors typically have higher DCR than unshielded ones. DCR in range of  $150 \text{m}\Omega$  to  $350 \text{m}\Omega$  is suitable for applications requiring both on mode. DCR is the range of  $250 \text{m}\Omega$  to  $450 \text{m}\Omega$  is a good choice for single output application. Table 2 and Table 3 list recommended inductor models.

Table 2. Recommended Inductors for Single Output

|                     | L<br>(μ <b>H</b> ) | DCR Typ<br>(mΩ) | Isat<br>(A) | SIZE<br>(L×W×H mm) |
|---------------------|--------------------|-----------------|-------------|--------------------|
| TDK                 |                    |                 |             |                    |
| VLF3012AT-100MR49   | 10                 | 360             | 0.49        | 2.8×3.0×1.2        |
| VLCF4018T-100MR74-2 | 10                 | 163             | 0.74        | 4.0×4.0×1.8        |
| Sumida              |                    |                 |             |                    |
| CDRH2D11/HP         | 10                 | 447             | 0.52        | 3.2×3.2×1.2        |
| CDRH3D16/HP         | 10                 | 230             | 0.84        | 4.0×4.0×1.8        |

**Table 3. Recommended Inductors for Dual Output** 

|                     | <b>L</b><br>(μ <b>H</b> ) | DCR Typ<br>(mΩ) | Isat<br>(A) | SIZE<br>(L×W×H mm) |
|---------------------|---------------------------|-----------------|-------------|--------------------|
| TDK                 |                           |                 |             |                    |
| VLCF4018T-100MR74-2 | 10                        | 163             | 0.74        | 4.0×4.0×1.8        |
| VLF4012AT-100MR79   | 10                        | 300             | 0.85        | 3.5×3.7×1.2        |
| Sumida              |                           |                 |             |                    |
| CDRH3D16/HP         | 10                        | 230             | 0.84        | 4.0×4.0×1.8        |
| CDRH4D11/HP         | 10                        | 340             | 0.85        | 4.8×4.8×1.2        |

## INPUT AND OUTPUT CAPACITOR SELECTION

The output capacitor is mainly selected for the output ripple of the converter. This ripple voltage is the sum of the ripple caused by the capacitor's capacitance and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by

$$C_{out} = \frac{\left(V_{iout} - V_{in}\right)I_{out}}{V_{iout} \times Fs \times V_{ripple}}$$
(8)

 $V_{ripple}$  = Peak-to-peak output ripple.



For  $V_l = 3.6V$ ,  $V_{iout} = 20V$ , and  $F_s = 1.2MHz$ , 0.1% ripple (20mV) would require 1.0 $\mu$ F capacitor. For this value, ceramic capacitors are the best choice for its size, cost and availability.

The additional output ripple component caused by ESR is calculated using:

$$V_{ripple\_ESR} = I_{out} \times R_{ESR}$$

Due to it's low ESR, V<sub>ripple\_ESR</sub> can be neglected for ceramic capacitors, but must be considered if tantalum or electrolytic capacitors are used.

During a load transient, the capacitor at the output of the boost converter has to supply or absorb additional current before the inductor current ramps up the steady state value. Larger capacitors always help to reduce the voltage over and under shoot during a load transient. A larger capacitor also helps loop stability.

Care must be taken when evaluating a ceramic capacitor's derating due to applied dc voltage, aging and frequency response. For example, larger form factor capacitors (in 1206 size) have their self-resonant frequencies in the range of TPS61150A's switching frequency, so the effective capacitance is significantly lower. Therefore, it may be necessary to use small capacitors in parallel instead of one large capacitor.

The popular vendors for high value ceramic capacitors are:

TDK (http://www.component.tdk.com/components.php)

Murata (http://www.murata.com/cap/index.html)

**Table 4. Recommended Input and Output Capacitors** 

|                    | Capacitance (μF) | Voltage (V) | Case |
|--------------------|------------------|-------------|------|
| TDK                |                  |             |      |
| C3216X5R1E475K     | 4.7              | 25          | 1206 |
| C2012X5R1E105K     | 1                | 25          | 805  |
| C1005X5R0J105K     | 1                | 6.3         | 402  |
| Murata             |                  |             |      |
| GRM319R61E475KA12D | 4.7              | 25          | 1206 |
| GRM216R61E105KA12D | 1                | 25          | 805  |
| GRM155R60J105KE19D | 1                | 6.3         | 402  |

#### LAYOUT CONSIDERATION

As for all switching power supplies, especially those providing high current and using high switching frequencies, layout is an important design step. If layout is not carefully done, the regulator could show instability as well as EMI problems, therefore, use wide and short traces for high current paths. The input capacitor needs not only to be close to the VIN pin, but also to the GND pin in order to reduce the input ripple seen by the IC. The VIN and SW pins are conveniently located on the edges of the IC, therefore the inductor can be placed close to the IC. The output capacitor needs to be placed near the load to minimize ripple and maximize transient performance.

It is also beneficial to have the ground of the output capacitor close to the GND pin since there will be large ground return current flowing between them. When laying out signal ground, it is recommended to use short traces separated from power ground traces, and connect them together at a single point.



## **ADDITIONAL APPLICATION CIRCUIT**



Figure 15. Driving Up to 12 WLEDs With One LCD Backlight



Figure 16. Driving a Keypad and LCD Backlight by applying interleaved PWM signal to the SEL1 and SEL2 pins. The duty cycle of the PWM signal controls brightness dimming



## PACKAGE OPTION ADDENDUM



15-Apr-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS61150ADRCR    | ACTIVE | VSON         | DRC     | 10   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ВТК            | Samples |
| TPS61150ADRCT    | ACTIVE | VSON         | DRC     | 10   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | втк            | Samples |
| TPS61150ADRCTG4  | ACTIVE | VSON         | DRC     | 10   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BTK            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

15-Apr-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 1-Oct-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difference de Fernina. |               |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|                            | Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|                            | TPS61150ADRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ı                          | TPS61150ADRCT | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 1-Oct-2014



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS61150ADRCR | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |  |
| TPS61150ADRCT | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |  |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Small Outline No-Lead (SON) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present



# DRC (S-PVSON-N10)

## PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

# DRC (S-PVSON-N10)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.