SLVS418 - JANUARY 2002

#### features

- Low Dropout Voltage Regulator, 1.2-V
- 150-mA Load Current Capability
- Power Okay (POK) Function
- Load Independent, Low Ground Current,150-μA
- Current Limiting
- Thermal Shutdown
- Low Sleep State Current (Off Mode)
- Fast Transient Response
- Low Variation Due to Load and Line Regulation
- Output Stable With Low ESR Capacitors
- TTL Logic Controlled Enable Input

#### applications

- Processor Powerup Sequencing
- Palmtop Computers, Laptops, and Notebooks

#### description

The SN105125 is a low dropout voltage regulator with an output tolerance of  $\pm 2\%$  over the operating range. The device is optimized for low noise applications and has a low quiescent current (enable <0.8 V). The device has a low dropout voltage at full load (150 mA). The power okay function monitors the output voltage and indicates when an error occurs in the system (active low). In the event of an output fault such as overcurrent, thermal shutdown, or dropout, the power okay output is pulled low (open drain).

The SN105125 has a fast transient response recovery capability in the event of load transition from heavy load to light load. The device also minimizes overshoot during this condition. During power down, the output capacitor and load are de-energized through the internal active shutdown clamp, which is turned on when the device is disabled.

The SN105125 requires a small output capacitor for stability with low ESR. An input capacitor is not required unless the bulk ac capacitor is placed away from the device or the power supply is a battery. In this situation, a  $1-\mu F$  capacitor is recommended for the application. Low ESR ceramic capacitors may be used with the device to reduce board space in power applications, a key concern in hand-held wireless devices.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### functional block diagram



#### **Terminal Functions**

| TERMINA | ΑL  | 1/0 | DESCRIPTION                         |  |  |  |  |
|---------|-----|-----|-------------------------------------|--|--|--|--|
| NAME    | NO. | 1/0 | DESCRIPTION                         |  |  |  |  |
| EN      | 3   | I   | Enable/shutdown input (active high) |  |  |  |  |
| GND     | 2   | I   | Ground                              |  |  |  |  |
| POK     | 4   | - 1 | Power okay indicator                |  |  |  |  |
| VI      | 1   | I   | Input supply voltage                |  |  |  |  |
| Vo      | 5   | 0   | Output voltage                      |  |  |  |  |

SLVS418 - JANUARY 2002

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Main input voltage range, V <sub>I</sub> (see Notes 1 and 2)                 | 0 V to 7 V                                       |
|------------------------------------------------------------------------------|--------------------------------------------------|
| Enable input voltage range, V <sub>(EN)</sub> (see Notes 1 and 2)            |                                                  |
| Power okay output voltage range V <sub>(POK)</sub> , (see Notes 1 and 2)     | 0 V – V <sub>I</sub>                             |
| Regulated output current limit, IO `                                         |                                                  |
| Continuous power dissipation, P <sub>D.</sub> T <sub>A</sub> = 25°C          | 0.5 W                                            |
| Electrostatic discharge susceptibility, V <sub>(HBMESD)</sub> , (see Note 3) | $\dots \dots \dots 2 \ kV$                       |
| Junction temperature, T <sub>J</sub> ,                                       | 150°C                                            |
| Storage temperature range, T <sub>stq</sub>                                  | . $-55^{\circ}\text{C}$ to $150^{\circ}\text{C}$ |
| Lead temperature (soldering, 10 sec)                                         | 260°C                                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

- 2. Absolute negative voltage on these terminals should not go below -0.5 V.
- 3. The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each terminal. Devices are ESD sensitive. Handling precautions are recommended.

#### recommended operating conditions

|                                                             | MIN | TYP MAX | UNIT |
|-------------------------------------------------------------|-----|---------|------|
| Main input voltage, V <sub>I</sub> (see Notes 1 and 2)      | 3   | 5.25    | V    |
| Enable input voltage, V <sub>(EN)</sub> (see Notes 1 and 2) | 0   | V       | V    |
| Power okay voltage, V <sub>(POK)</sub> (see Notes 1 and 2)  | 0   | V       | V    |
| Operating ambient temperature, T <sub>A</sub>               | 0   | 70      | °C   |

NOTES: 1. All voltage values are with respect to GND.

2. Absolute negative voltage on these terminals should not go below  $-0.5\ V.$ 



SLVS418 – JANUARY 2002

## electrical characteristics, T<sub>A</sub>= 25°C, V<sub>I</sub> =5 V, V<sub>(EN)</sub> = V<sub>I</sub>, I<sub>O</sub> = 100 $\mu$ A, C<sub>L</sub> =1 $\mu$ F(unless otherwise noted)

#### regulator VO

| PARAMETER          |                                          | TEST CONDITIONS                                          | MIN | TYP | MAX | UNITS |  |
|--------------------|------------------------------------------|----------------------------------------------------------|-----|-----|-----|-------|--|
|                    | Output voltage                           | utput voltage I <sub>O</sub> = 25 mA                     |     | 1.2 |     | V     |  |
| ٧o                 | Outrot williams assured                  | IO = 0                                                   | -1% |     | 1%  |       |  |
|                    | Output voltage accuracy                  | $I_O = 50$ mA, $T_A = 0$ °C to 70°C (see Note 4)         | -2% |     | 2%  |       |  |
| IQ                 | Quiescent supply current                 | $V_{(EN)} \le 0.8 \text{ V}$                             |     | 1   |     | μΑ    |  |
| I(GND)             | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1  | IO = 0                                                   |     | 150 |     |       |  |
|                    | Ground terminal current (see Note 5)     | I <sub>O</sub> = 150 mA                                  |     | 150 |     | μΑ    |  |
| ΙL                 | Output load current                      |                                                          | 150 |     |     | mA    |  |
| I(Limit)           | Output current limit                     | V <sub>O</sub> = 0                                       | 160 | 300 |     | mA    |  |
| $\Delta V$ (LNR)   | Line regulation                          | V <sub>I</sub> = 3 V to 5.25 V                           |     | 10  |     | mV    |  |
| $\Delta V_{(LDR)}$ | Load regulation                          | I <sub>O</sub> = 0.1 mA to150 mA, See Note 6             |     | 2%  | 3%  |       |  |
|                    | B                                        | I <sub>O</sub> = 100 μA                                  |     | 1   |     | .,    |  |
| VI – VO            | Dropout voltage                          | I <sub>O</sub> = 150 mA                                  | 1   |     |     | V     |  |
| CL                 | Load capacitance                         | ESR and capacitance tradeoffs                            |     | 1   |     | μF    |  |
| I <sub>(REV)</sub> | Reverse output current on V <sub>I</sub> | V <sub>I</sub> = GND, V <sub>O</sub> = regulated voltage |     |     | 50  | μΑ    |  |

NOTES: 4. Assured by design, not tested in production.

- 5. Ground terminal current is the regulator quiescent current drawn from the supply to support the load current.
- 6. Regulation is measured at constant junction temperature using low duty cycle pulse testing. Devices are tested for load regulation in the load range from 0.1 mA to 150 mA.

#### enable input

|          | •                    |                                                   |      |      |     |       |
|----------|----------------------|---------------------------------------------------|------|------|-----|-------|
|          | PARAMETER            | TEST CONDITIONS                                   | MIN  | TYP  | MAX | UNITS |
| $V_{IL}$ | Regulated shutdown   | V <sub>I</sub> = 3 V to 5.25 V regulated shutdown |      |      | 0.8 | V     |
| VIH      | Regulated enabled    | V <sub>I</sub> = 3 V to 5.25 V regulated enabled  | 2    |      |     | V     |
|          | Early land comed     | Shutdown, V <sub>IL</sub> ≤ 0.8 V                 |      | 0.01 |     |       |
| I(EN)    | Enable input current | Enabled, V <sub>IH</sub> ≥ 2 V                    | 0.01 |      | μΑ  |       |
|          | Resistance discharge | V <sub>(EN)</sub> ≤ 0.8 V                         |      | 500  |     | Ω     |

#### thermal protection (see Note 4)

| PARAMETER         |                  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------|------------------|-----------------|-----|-----|-----|-------|
| T <sub>(SD)</sub> | Thermal shutdown |                 |     | 165 |     | °C    |
| T(SDHYS)          | Hysteresis       |                 |     | 15  |     | °C    |

NOTE 4: Assured by design, not tested in production.

#### power okay (see Note 7)

| PARAMETER        |                      | TEST CONDITIONS                                         | MIN | TYP | MAX | UNITS |
|------------------|----------------------|---------------------------------------------------------|-----|-----|-----|-------|
| V(POKLO)         | Low threshold        | Output falls % of VO (power NOT okay)                   | 85% |     |     |       |
| V(POKTH)         | High threshold       | Output reaches % of VO, starts delay timer (power okay) |     |     | 90% |       |
| VOL              | VO out of regulation | Fault condition, I <sub>OL</sub> = 100 μA               |     |     | 0.4 | V     |
| l <sub>lkg</sub> | Leakage current      | V <sub>I</sub> = 5 V                                    |     |     | 1   | μΑ    |

NOTE 7: Power okay is a function of the output voltage being 5% lower than the specified range. The function is a detection of one of the following: over current, over temperature, or dropout.



## SN105125 150-mA LOW DROPOUT REGULATOR WITH POK

SLVS418 - JANUARY 2002

# switching characteristics (see Note 4), $T_A = 25^{\circ}C$ , $V_I = 5$ V, $V_{(EN)} = V_I$ , $I_O = 100~\mu A$ , $C_L = 1~\mu F$ (unless otherwise noted)

| PARAMETER                           |                                | TEST CONDITIONS                                               | MIN | TYP | MAX | UNIT  |
|-------------------------------------|--------------------------------|---------------------------------------------------------------|-----|-----|-----|-------|
|                                     | Power up overshoot             | Maximum voltage overshoot allowed on output during powerup    |     | 1%  |     |       |
| t(STEP) Output transient time limit |                                | Time for output to return within specified regulation range   |     | 5   |     | μs    |
|                                     | Output transient voltage limit | Voltage that load step can affect the nominal output voltage  |     | 1%  |     |       |
| I(SR)                               | Load step current slew rate    | I <sub>L</sub> = 0.1 mA to 150 mA                             |     | 10  |     | mA/μs |
| t <sub>r</sub>                      | Power up rise time             |                                                               |     | 50  |     | μs    |
| tf                                  | Power down fall time           | Discharge resistance = 500 $\Omega$ , V <sub>O</sub> < 1.08 V |     | 60  |     | μs    |
| td(POK)                             | Power okay delay time          | V <sub>I</sub> > V <sub>(POKTH)</sub> until POK↑              |     | 2.5 |     | ms    |

NOTE 4: Assured by design, not tested in production.

#### thermal resistance

| PARAMETER       |                                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Thermal impedance, junction-to-case    |                 |     | 145 |     | °C/W |
| $R_{\theta JA}$ | Thermal impedance, junction-to-ambient |                 |     | 235 |     | °C/W |

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Power Okay Timing During Power Up



Figure 2. Power Okay Delay Timing and Output Voltage Supervisory

## **TYPICAL CHARACTERISTICS**



Figure 3. Load Regulation, 50-mA Dynamic Load Step (V<sub>I</sub> = 3 V)



Figure 4. Load Regulation, 150-mA Dynamic Load Step (V<sub>I</sub> = 3 V)

## **TYPICAL CHARACTERISTICS**



Figure 5. Load Regulation, 50-mA Dynamic Load Step (V<sub>I</sub> = 5 V)



Figure 6. Load Regulation, 150-mA Dynamic Load Step (V<sub>I</sub> = 5 V)



## **TYPICAL CHARACTERISTICS**



Figure 7. Power Okay Delay During Power Up Condition



Figure 8. Power Okay Delay During Power Down Condition

#### THERMAL INFORMATION

The SN105125 is designed to provide a continuous load current of 150 mA when the maximum power dissipation of the package is not exceeded in the application. To determine the maximum power dissipation of the package, use the junction-to-ambient thermal resistance of the device. The basic equation is as follows:

Maximum power dissipation (W)

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / R_{\theta JA}$$
 (maximum power dissipation limit)

Where:

 $T_{J(MAX)}$  is the maximum junction temperature of the die (less than 150°C, minimum thermal shutdown)  $T_A$  is the operating ambient temperature

 $R_{\theta JA}$  is the thermal resistance and is layout dependent

The recommended minimum footprint offers a  $R_{\theta JA}$  of 235°C/W.

To determine the actual power dissipation of the regulator, use the following equation:

$$P_D = (V_I - V_O) I_O + V_I I_{(GND)}$$
 (Watts)

Power dissipation resulting from quiescent current is negligible. When the power dissipation is excessive, the thermal protection circuit is triggered.



## **APPLICATION INFORMATION**



Figure 9. Typical Application Schematic



Figure 10. Typical Application For Processor VID Code Power Sequencing Schematic



#### PACKAGE OPTION ADDENDUM

12-Jul-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN105125DBVR     | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SBAI           | Samples |
| SN105125DBVRG4   | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SBAI           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

12-Jul-2016

| n no event shall TI's liability aris | ing out of such information exceed the total | purchase price of the TI part(s) at | t issue in this document sold by | TI to Customer on an annual basis. |
|--------------------------------------|----------------------------------------------|-------------------------------------|----------------------------------|------------------------------------|
|                                      |                                              |                                     |                                  |                                    |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 30-Dec-2013

## TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN105125DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 30-Dec-2013



#### \*All dimensions are nominal

| Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| SN105125DBVR | SOT-23              | DBV | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity