

SBOS035A - DECEMBER 1995 - REVISED APRIL 2007

# **Dual, Low Power INSTRUMENTATION AMPLIFIER**

## **FEATURES**

● LOW OFFSET VOLTAGE: 50µV max

■ LOW DRIFT: 0.5μV/°C max

● LOW INPUT BIAS CURRENT: 5nA max

HIGH CMR: 120dB min

● INPUTS PROTECTED TO ±40V

 WIDE SUPPLY RANGE: ±2.25V to ±18V LOW QUIESCENT CURRENT: 700μA / IA

• 16-PIN PLASTIC DIP, SOL-16

### **APPLICATIONS**

- SENSOR AMPLIFIER THERMOCOUPLE, RTD, BRIDGE
- MEDICAL INSTRUMENTATION
- MULTIPLE-CHANNEL SYSTEMS
- BATTERY OPERATED EQUIPMENT

### DESCRIPTION

The INA2128 is a dual, low power, general purpose instrumentation amplifier offering excellent accuracy. Its versatile 3-op amp design and small size make it ideal for a wide range of applications. Current-feedback input circuitry provides wide bandwidth even at high gain (200kHz at G = 100).

A single external resistor sets any gain from 1 to 10,000. Internal input protection can withstand up to ±40V without damage.

The INA2128 is laser-trimmed for very low offset voltage (50μV), drift (0.5μV/°C) and high common-mode rejection (120dB at  $G \ge 100$ ). It operates with power supplies as low as ±2.25V, and quiescent current is only 700μA per IA—ideal for battery-operated and multiple-channel systems.

The INA2128 is available in SOL-16 packages, specified for the -40°C to +85°C temperature range.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### **ABSOLUTE MAXIMUM RATINGS(1)**

|   | Supply Voltage Analog Input Voltage Range Output Short-Circuit (to ground) Operating Temperature | ±40V Continuous40°C to +125°C |
|---|--------------------------------------------------------------------------------------------------|-------------------------------|
| ı | Operating Temperature Storage Temperature                                                        |                               |
| ı | Junction Temperature                                                                             | +150°C                        |

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

#### **PIN CONFIGURATION**





# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT   | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE |
|-----------|--------------|-----------------------|----------------------|
| INA2128UA | SOIC-16      | DW                    | -40°C to +85°C       |
| INA2128U  | SOIC-16      | DW                    | -40°C to +85°C       |

NOTES: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

# **ELECTRICAL CHARACTERISTICS**

At T<sub>A</sub> = +25°C, V<sub>S</sub> =  $\pm 15$ V, R<sub>L</sub> = 10k $\Omega$ , unless otherwise noted.

|                                                                                                     |                                                                                                               |                          | INA2128U                                                                                              |                                                       |                        |                                              |                                            |                                                                  |
|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------|----------------------------------------------|--------------------------------------------|------------------------------------------------------------------|
| PARAMETER CONDITIONS                                                                                |                                                                                                               | MIN TYP MAX              |                                                                                                       |                                                       | MIN                    | UNITS                                        |                                            |                                                                  |
| INPUT Offset Voltage, RTI                                                                           |                                                                                                               |                          |                                                                                                       |                                                       |                        | TYP                                          | MAX                                        |                                                                  |
| Initial vs Temperature vs Power Supply Long-Term Stability Impedance, Differential Common-Mode      | $T_A = +25^{\circ}\text{C}$ $T_A = T_{MIN} \text{ to } T_{MAX}$ $V_S = \pm 2.25 \text{V to } \pm 18 \text{V}$ |                          | ±10 ±100/G<br>±0.2 ± 2/G<br>±0.2 ±20/G<br>±0.1 ±3/G<br>10 <sup>10</sup>    2<br>10 <sup>11</sup>    9 | ±50 ±500/G<br>±0.5 ± 20/G<br>±1 ±100/G                |                        | ±25 ±100/G<br>±0.2 ± 5/G<br>*<br>*<br>*<br>* | ±125 ±1000/G<br>  ±1 ± 20/G<br>  ±2 ±200/G | μV<br>μV/°C<br>μV/V<br>μV/mo<br>Ω    pF                          |
| Common-Mode Voltage Range Safe Input Voltage                                                        | $V_O = 0V$                                                                                                    | (V+) - 2<br>(V-) + 2     | (V+) - 1.4<br>(V-) + 1.7                                                                              | ±40                                                   | *<br>*                 | *<br>*<br>*                                  | *                                          | Ω    pF<br>V<br>V<br>V                                           |
| Common-Mode Rejection                                                                               | $V_{CM} = \pm 13V, \Delta R_S = 1k\Omega$<br>G=1<br>G=10<br>G=100<br>G=1000                                   | 80<br>100<br>120<br>120  | 86<br>106<br>125<br>130                                                                               | 210                                                   | 73<br>93<br>110<br>110 | *<br>*<br>*<br>*                             | ·                                          | dB<br>dB<br>dB<br>dB                                             |
| BIAS CURRENT<br>vs Temperature<br>Offset Current<br>vs Temperature                                  |                                                                                                               |                          | ±2<br>±30<br>±1<br>±30                                                                                | ±5<br>±5                                              |                        | *<br>*<br>*<br>*                             | ±10<br>±10                                 | nA<br>pA/°C<br>nA<br>pA/°C                                       |
| NOISE VOLTAGE, RTI<br>f = 10Hz<br>f = 100Hz<br>f = 1kHz<br>$f_B = 0.1Hz$ to $10Hz$<br>Noise Current | $G = 1000, R_S = 0\Omega$                                                                                     |                          | 10<br>8<br>8<br>0.2                                                                                   |                                                       |                        | *<br>*<br>*                                  |                                            | nV/√ <u>Hz</u><br>nV/√ <u>Hz</u><br>nV/√Hz<br>μV <sub>PP</sub>   |
| f=10Hz<br>f=1kHz<br>f <sub>B</sub> = 0.1Hz to 10Hz                                                  |                                                                                                               |                          | 0.9<br>0.3<br>30                                                                                      |                                                       |                        | *<br>*<br>*                                  |                                            | pA/√ <u>Hz</u><br>pA/√Hz<br>pA <sub>PP</sub>                     |
| GAIN Gain Equation Range of Gain Gain Error                                                         | G=1<br>G=10<br>G=100<br>G=1000                                                                                | 1                        | 1 + (50kΩ/R <sub>G</sub> )<br>±0.01<br>±0.02<br>±0.05<br>±0.5                                         | 10000<br>±0.024<br>±0.4<br>±0.5<br>±1                 | *                      | * * * * *                                    | *<br>±0.1<br>±0.5<br>±0.7<br>±2            | V/V<br>V/V<br>%<br>%<br>%                                        |
| Gain vs Temperature <sup>(2)</sup> $50 \text{k}\Omega$ Resistance <sup>(2, 3)</sup> Nonlinearity    | G=1000<br>G=1<br>V <sub>O</sub> = ±13.6V, G=1<br>G=10<br>G=100<br>G=1000                                      |                          | ±0.5<br>±1<br>±25<br>±0.0001<br>±0.0003<br>±0.0005<br>±0.001                                          | ±10<br>±100<br>±0.001<br>±0.002<br>±0.002<br>(Note 4) |                        | * * * * * * * *                              | ±2<br>*<br>±0.002<br>±0.004<br>±0.004<br>* | ppm/°C<br>ppm/°C<br>% of FSR<br>% of FSR<br>% of FSR<br>% of FSR |
| OUTPUT Voltage: Positive Negative Load Capacitance Stability Short-Circuit Current                  | $R_{L} = 10k\Omega$ $R_{L} = 10k\Omega$                                                                       | (V+) - 1.4<br>(V-) + 1.4 | (V+) - 0.9<br>(V-) + 0.8<br>1000<br>+6/-15                                                            |                                                       | *                      | *<br>*<br>*<br>*                             |                                            | V<br>V<br>pF<br>mA                                               |
| FREQUENCY RESPONSE Bandwidth, -3dB                                                                  | G=1<br>G=10<br>G=100<br>G=1000                                                                                |                          | 1.3<br>700<br>200<br>20                                                                               |                                                       |                        | *<br>*<br>*                                  |                                            | MHz<br>kHz<br>kHz<br>kHz                                         |
| Slew Rate<br>Settling Time, 0.01%                                                                   | $V_{O} = \pm 10V$ , G=10<br>G=1<br>G=10<br>G=100<br>G=1000                                                    |                          | 4<br>7<br>7<br>9<br>80                                                                                |                                                       |                        | *<br>*<br>*<br>*                             |                                            | V/μs<br>μs<br>μs<br>μs<br>μs                                     |
| Overload Recovery  POWER SUPPLY  Voltage Range Current, Total                                       | 50% Overdrive  V <sub>IN</sub> = 0V                                                                           | ±2.25                    | ±15<br>±1.4                                                                                           | ±18<br>±1.5                                           | *                      | * *                                          | *                                          | μs<br>V<br>mA                                                    |
| TEMPERATURE RANGE Specification Operating $\theta_{ m JA}$                                          | - IIV = 0 V                                                                                                   | -40<br>-40               | 80                                                                                                    | 85<br>125                                             | *                      | *                                            | * *                                        | °C<br>°C<br>°C,                                                  |

<sup>\*</sup> Specification same as INA2128P, U.

NOTE: (1) Input common-mode range varies with output voltage—see Electrical Characteristics.



<sup>(2)</sup> Ensured by wafer test.

<sup>(3)</sup> Temperature coefficient of the  $50k\Omega$  term in the gain equation.

<sup>(4)</sup> Nonlinearity measurements in G = 1000 are dominated by noise. Typical nonlinearity is  $\pm 0.001\%$ .

# TYPICAL CHARACTERISTICS

At  $T_A = +25$ °C,  $V_S = \pm 15$ V, unless otherwise noted.













# TYPICAL CHARACTERISTICS (Continued)

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , unless otherwise noted.













# TYPICAL CHARACTERISTICS (Continued)

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , unless otherwise noted.













# TYPICAL CHARACTERISTICS (Continued)

At  $T_A$  = +25°C,  $V_S$  = ±15V, unless otherwise noted.













### APPLICATION INFORMATION

Figure 1 shows the basic connections required for operation of the INA2128. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown.

The output is referred to the output reference (Ref) terminals (Ref<sub>A</sub> and Ref<sub>B</sub>) which are normally grounded. These must be low-impedance connections to assure good common-mode rejection. A resistance of  $8\Omega$  in series with a Ref pin will cause a typical device to degrade to approximately 80dB CMR (G = 1).

The INA2128 has separate output sense feedback connections, Sense<sub>A</sub> and Sense<sub>B</sub>. These must be connected to their respective output terminals for proper operation. The output sense connection can be used to sense the output voltage directly at the load for best accuracy.

#### **SETTING THE GAIN**

Gain of the INA2128 is set by connecting a single external resistor,  $R_G$ , connected as shown:

$$G = 1 + \frac{50k\Omega}{R_G} \tag{1}$$

Commonly-used gains and resistor values are shown in Figure 1.

The  $50k\Omega$  term in Equation 1 comes from the sum of the two

internal feedback resistors,  $A_1$  and  $A_2$ . These on-chip metal film resistors are laser-trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications of the INA2128.

The stability and temperature drift of the external gain setting resistor,  $R_G$ , also affects gain.  $R_G$ 's contribution to gain accuracy and drift can be directly inferred from the gain equation (1). Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance which will contribute additional gain error in gains of approximately 100 or greater.

#### **DYNAMIC PERFORMANCE**

The typical performance curve "Gain vs Frequency" shows that despite its low quiescent current, the INA2128 achieves wide bandwidth, even at high gain. This is due to its current-feedback topology. Settling time also remains excellent at high gain—see "Settling Time vs Gain."

#### NOISE PERFORMANCE

The INA2128 provides very low noise in most applications. Low frequency noise is approximately  $0.2\mu V_{PP}$  measured from 0.1 to 10Hz (G  $\geq$  100). This provides dramatically improved noise when compared to state-of-the-art chopper-stabilized amplifiers.



FIGURE 1. Basic Connections.



#### **OFFSET TRIMMING**

The INA2128 is laser-trimmed for low offset voltage and offset voltage drift. Most applications require no external offset adjustment. Figure 2 shows an optional circuit for trimming the output offset voltage. The voltage applied to Ref terminal is summed with the output. The op amp buffer provides low impedance at the Ref terminal to preserve good common-mode rejection.



FIGURE 2. Optional Trimming of Output Offset Voltage.

#### INPUT BIAS CURRENT RETURN PATH

The input impedance of the INA2128 is extremely high—approximately  $10^{10}\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is approximately  $\pm 2nA$ . High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. Figure 3 shows various provisions for an input bias current path. Without a bias current path, the inputs will float to a potential which exceeds the commonmode range of the INA2128 and the input amplifiers will saturate.

If the differential source resistance is low, the bias current return path can be connected to one input (see the thermocouple example in Figure 3). With higher source impedance, using two equal resistors provides a balanced input with possible advantages of lower input offset voltage due to bias current and better high-frequency common-mode rejection.

#### INPUT COMMON-MODE RANGE

The linear input voltage range of the input circuitry of the INA2128 is from approximately 1.4V below the positive supply voltage to 1.7V above the negative supply. As a differential input voltage causes the output voltage increase, however, the linear input range will be limited by the output



FIGURE 3. Providing an Input Common-Mode Current Path.

voltage swing of amplifiers  $A_1$  and  $A_2$ . So the linear common-mode input range is related to the output voltage of the complete amplifier. This behavior also depends on supply voltage—see performance curves "Input Common-Mode Range vs Output Voltage."

Input-overload can produce an output voltage that appears normal. For example, if an input overload condition drives both input amplifiers to their positive output swing limit, the difference voltage measured by the output amplifier will be near zero. The output of the INA2128 will be near 0V even though both inputs are overloaded.

#### LOW VOLTAGE OPERATION

The INA2128 can be operated on power supplies as low as  $\pm 2.25$ V. Performance remains excellent with power supplies ranging from  $\pm 2.25$ V to  $\pm 18$ V. Most parameters vary only slightly throughout this supply voltage range—see typical performance curves. Operation at very low supply voltage requires careful attention to assure that the input voltages remain within their linear range. Voltage swing requirements of internal nodes limit the input commonmode range with low power supply voltage. Typical performance curves, "Input Common-Mode Range vs Output Voltage," show the range of linear operation for  $\pm 15$ V,  $\pm 5$ V, and  $\pm 2.5$ V supplies.



#### INPUT PROTECTION

The inputs of the INA2128 are individually protected for voltages up to ±40V. For example, a condition of –40V on one input and +40V on the other input will not cause damage. Internal circuitry on each input provides low series impedance under normal signal conditions. To provide equivalent protection, series input resistors would contribute excessive noise. If the input is overloaded, the protection circuitry limits the input current to a safe value of approximately 1.5mA to 5mA. The typical performance curve "Input Bias Current vs Common-Mode Input Voltage" shows this input current limit behavior. The inputs are protected even if the power supplies are disconnected or turned off.



FIGURE 4. Two-Axis Bridge Amplifier.

#### CHANNEL CROSSTALK

The two channels of the INA2128 are completely independent, including all bias circuitry. At DC and low frequency there is virtually no signal coupling between channels. Crosstalk increases with frequency and is dependent on circuit gain, source impedance and signal characteristics.

As source impedance increases, careful circuit layout will help achieve lowest channel crosstalk. Most crossstalk is produced by capacitive coupling of signals from one channel to the input section of the other channel. To minimize coupling, separate the input traces as far as practical from any signals associated with the opposite channel. A grounded guard trace surrounding the inputs helps reduce stray coupling between channels. Run the differential inputs of each channel parallel to each other or directly adjacent on top and bottom side of a circuit board. Stray coupling then tends to produce a common-mode signal which is rejected by the IA's input.



FIGURE 5. Sum of Differences Amplifier.



FIGURE 6. ECG Amplifier With Right-Leg Drive.







17-Jan-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| INA2128U         | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | INA2128U       | Samples |
| INA2128U/1K      | ACTIVE | SOIC         | DW      | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA2128U       | Samples |
| INA2128U/1KE4    | ACTIVE | SOIC         | DW      | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA2128U       | Samples |
| INA2128UA        | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA2128U<br>A  | Samples |
| INA2128UA/1K     | ACTIVE | SOIC         | DW      | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA2128U<br>A  | Samples |
| INA2128UA/1KG4   | ACTIVE | SOIC         | DW      | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA2128U<br>A  | Samples |
| INA2128UAG4      | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR |              | INA2128U<br>A  | Samples |
| INA2128UG4       | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | INA2128U       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



### PACKAGE OPTION ADDENDUM

17-Jan-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**







| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA2128U/1K  | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| INA2128UA/1K | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA2128U/1K  | SOIC         | DW              | 16   | 1000 | 367.0       | 367.0      | 38.0        |
| INA2128UA/1K | SOIC         | DW              | 16   | 1000 | 367.0       | 367.0      | 38.0        |

DW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



# DW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.