

Sample &

Buy





SLVSBQ8C - DECEMBER 2012-REVISED JULY 2014

# TPD4E1B06 4-Channel Ultra Low Leakage ESD Protection Device

Technical

Documents

# 1 Features

- Ultra Low Leakage Current 0.5 nA (Max)
- Transient Protection for 4 I/O Lines
  - IEC 61000-4-2 Contact Discharge ±12 kV
  - IEC 61000-4-2 Air-Gap Discharge ±15 kV
  - IEC 61000-4-5 Surge 3.0 A (8/20 μs)
- I/O Capacitance 0.7 pF (Typ)
- Bi-directional TVS Diode Array
- Low ESD Clamping Voltage
- Industrial Temperature Range: –40°C to 125°C
- Small, Easy-to-Route DRL and DCK Packages

# 2 Applications

- Glucose Meter
- Tablets
- GPS
- Portable Media Players
- TV
- Set-top Box

# **4** Simplified Schematic



# 3 Description

Tools &

Software

The TPD4E1B06 is a 4-channel bi-directional Transient Voltage Suppressor (TVS) diode array. This device features ultra low leakage current (0.5 nA) for precision analog measurements. The  $\pm 12$  kV contact and  $\pm 15$  kV air gap ESD protection exceeds IEC 61000-4-2 level 4 requirements. The TPD4E1B06's 0.7 pF line capacitance makes it suitable for precision analog, USB2.0, Ethernet, SATA, LVDS, and 1394 interfaces.

Support &

Community

**.**...

### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
|             | SC70 (6) | 2.00 mm × 2.10 mm |  |  |
| TPD4E1B06   | SOT (6)  | 1.60 mm x 1.60 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Sim  | plified Schematic1                 |
| 5 | Rev  | ision History 2                    |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | Handling Ratings 4                 |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 4       |
|   | 7.6  | Typical Characteristics 5          |
| 8 | Deta | ailed Description7                 |
|   | 8.1  | Overview7                          |
|   |      |                                    |

|    | 8.2  | Functional Block Diagram                    | 7 |
|----|------|---------------------------------------------|---|
|    | 8.3  | Feature Description                         | 7 |
|    | 8.4  | Device Functional Modes                     | 7 |
| 9  | App  | lication and Implementation                 | 8 |
|    | 9.1  | Application Information                     | 8 |
|    | 9.2  | Typical Application                         | 8 |
| 10 | Lay  | out1                                        | 0 |
|    | 10.1 | Layout Guidelines 1                         | 0 |
|    | 10.2 | Layout Examples 1                           | 0 |
| 11 | Dev  | ice and Documentation Support 1             | 1 |
|    | 11.1 | Trademarks 1                                | 1 |
|    | 11.2 | Electrostatic Discharge Caution 1           | 1 |
|    | 11.3 | Glossary 1                                  | 1 |
| 12 |      | hanical, Packaging, and Orderable<br>mation | 1 |

# 5 Revision History

| C | Changes from Revision B (May 2014) to Revision C Pag |   |  |  |  |  |
|---|------------------------------------------------------|---|--|--|--|--|
| • | Changed 2 device names from TPD4E6B06 to TPD4E1B06   | 8 |  |  |  |  |
|   |                                                      |   |  |  |  |  |

#### Changes from Revision A (January 2013) to Revision B

|   | Added DRL package to datasheet                                                     | 1   |
|---|------------------------------------------------------------------------------------|-----|
|   |                                                                                    |     |
|   | Changed I <sub>PP</sub> , peak pulse current from 3.5 A to 3.0 A                   |     |
| • | Added Handling Ratings table.                                                      | 4   |
|   | Added Recommended Operating Conditions table.                                      |     |
| • | Changed Electrical Characteristics table to reflect operating conditions at 25 °C. | 4   |
| • | Added MIN V <sub>RWM</sub> value of –5.5 V.                                        | . 4 |
| • | Changed $V_{CLAMP}$ at $I_{PP}$ = 1 A from 10.5 V to 10.9 V.                       | . 4 |
| • | Changed Line Capacitance TYP value from 1 pF to 0.7 pF.                            | 4   |
| • | Added Line Capacitance MAX value of 0.95 pF.                                       | 4   |
| • | Changed I <sub>LEAK</sub> from MAX of 10 nA to 0.5 nA                              | 4   |
|   |                                                                                    |     |

#### Changes from Original (December 2012) to Revision A



www.ti.com

# Page

Page



# 6 Pin Configuration and Functions





#### **Pin Functions**

|      | PIN |     | PIN  |                                                                                    |  |  |
|------|-----|-----|------|------------------------------------------------------------------------------------|--|--|
| NAME | N   | 0.  | TYPE | DESCRIPTION                                                                        |  |  |
| NAME | DCK | DRL |      |                                                                                    |  |  |
| IO1  | 1   | 1   | I/O  | ESD protected channel. Connect to data line as close to the connector as possible. |  |  |
| 102  | 2   | 3   | I/O  | ESD protected channel. Connect to data line as close to the connector as possible. |  |  |
| IO3  | 4   | 4   | I/O  | ESD protected channel. Connect to data line as close to the connector as possible. |  |  |
| IO4  | 5   | 6   | I/O  | ESD protected channel. Connect to data line as close to the connector as possible. |  |  |
| GND  | 3   | 2   | GND  | Ground                                                                             |  |  |
| NC   | 6   | 5   | NC   | Not internally connected                                                           |  |  |

# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                                                             | MIN | MAX | UNIT |
|-------------------------------------------------------------|-----|-----|------|
| Operating temperature range                                 | -40 | 125 | °C   |
| $I_{PP}$ , peak pulse current (tp = 8/20 µs), IO pin to GND |     | 3.0 | А    |
| $P_{PP}$ , peak pulse power (tp = 8/20 µs)                  |     | 45  | W    |

### 7.2 Handling Ratings

|                    |                           |                                                                                          | MIN  | MAX | UNIT |
|--------------------|---------------------------|------------------------------------------------------------------------------------------|------|-----|------|
| T <sub>stg</sub>   | Storage temperature range | ge                                                                                       | -65  | 155 | °C   |
|                    |                           | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | -4.0 | 4.0 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge   | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -1.5 | 1.5 | kV   |
|                    |                           | IEC 61000-4-2 contact ESD                                                                | -12  | 12  |      |
|                    |                           | IEC 61000-4-2 air-gap ESD                                                                | -15  | 15  |      |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as 4 kV may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as 1.5 kV may actually have higher performance.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                                    | MIN  | MAX | UNIT |
|-----------------|--------------------------------------------------------------------|------|-----|------|
| V <sub>IO</sub> | The voltage between any two device pins should not exceed 5.5 V $$ | -5.5 | 5.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature                                     | -40  | 125 | °C   |

### 7.4 Thermal Information

|                       |                                              |        | TPD4E1B06 |      |  |
|-----------------------|----------------------------------------------|--------|-----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCK    | DRL       | UNIT |  |
|                       |                                              | 6 PINS | 6 PINS    |      |  |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 227.3  | 233.4     |      |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 79.5   | 95.5      |      |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 72.1   | 68.1      | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 3.6    | 7.6       |      |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 70.4   | 67.9      |      |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics

 $T_A = 25^{\circ}C$ 

|                    | PARAMETER                      | TEST CONDITION                                                     | MIN  | TYP  | MAX  | UNIT |
|--------------------|--------------------------------|--------------------------------------------------------------------|------|------|------|------|
| V <sub>RWM</sub>   | Reverse stand-off voltage      |                                                                    | -5.5 |      | 5.5  | V    |
| M                  | Clamp voltage with ESD strike, | $I_{PP}$ = 1 A, tp = 8/20 $\mu Sec,$ from I/O to GND or GND to I/O |      | 10.9 |      | V    |
| V <sub>CLAMP</sub> | IO to GND                      | $I_{PP}$ = 3 A, tp = 8/20 $\mu Sec,$ from I/O to GND or GND to I/O |      | 14.5 |      | V    |
| R <sub>DYN</sub>   | Dynamic resistance             | $I_{TLP} = 10$ A to 20 A, I/O to GND                               | 1    |      |      | 0    |
|                    |                                | $I_{TLP}$ = 10 A to 20 A, GND to I/O                               |      | 0.8  |      | Ω    |
| CL                 | Line capacitance               | $f = 1 \text{ MHz}, \text{ V}_{\text{BIAS}} = 2.5 \text{ V}$       |      | 0.7  | 0.95 | pF   |
| V <sub>BR</sub>    | Break-down voltage             | $I_{IO}$ = 1 mA, from I/O to GND or GND to I/O                     | 7    |      | 9.5  | V    |
| I <sub>LEAK</sub>  | Leakage current                | V <sub>IO</sub> = 2.5 V                                            |      |      | 0.5  | nA   |



# 7.6 Typical Characteristics



**TPD4E1B06** 

SLVSBQ8C - DECEMBER 2012 - REVISED JULY 2014

# **Typical Characteristics (continued)**



**ISTRUMENTS** 

ÈXAS



### 8 Detailed Description

#### 8.1 Overview

The TPD4E1B06 is a 4-channel bi-directional Transient Voltage Suppressor (TVS) diode array. This device features ultra low leakage current (0.5 nA) for precision analog measurements. The ±12 kV contact and ±15 kV air gap ESD protection exceeds IEC 61000-4-2 level 4 requirements. The TPD4E1B06's 0.7 pF line capacitance makes it suitable for precision analog, USB2.0, Ethernet, SATA, LVDS, and 1394 interfaces.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

The TPD4E1B06 is a 4-channel bi-directional Transient Voltage Suppressor (TVS) diode array. This device features ultra low leakage current (0.5 nA) for precision analog measurements. The ±12 kV contact and ±15 kV air gap ESD protection exceeds IEC 61000-4-2 level 4 requirements. The TPD4E1B06's 0.7 pF line capacitance makes it suitable for precision analog, USB2.0, Ethernet, SATA, LVDS, and 1394 interfaces.

#### 8.3.1 Ultra low Leakage Current 0.5 nA (Max)

TPD4E1B06 ultra-low leakage current supports long battery life and allows for precision analog measurements.

#### 8.3.2 Transient Protection for 4 I/O Lines

The four I/O pins of TPD4E1B06 can withstand ESD events up to  $\pm 12$  kV contact and  $\pm 15$  kV air gap per IEC61000-4-2.

#### 8.3.3 I/O Capacitance 0.7 pF (Typ)

TPD4E1B06 I/O pins present an ultra-low 0.7 pF capacitance to the protected signal lines, making it suitable for a wide range of applications.

#### 8.3.4 Bi-directional TVS diode array

TPD4E1B06 diode array structure uses back to back diode topology to accommodate bi-directional signaling between –5.5 V and 5.5 V.

#### 8.3.5 Low ESD Clamping Voltage

TPD4E1B06 clamps ESD events to a safe level to protect system components.

### 8.4 Device Functional Modes

TPD4E1B06 is a passive integrated circuit that activates whenever fast transient voltages above  $V_{BR}$  or below  $-V_{BR}$  are present on the circuit being protected. During ESD events, voltages as high as ±12 kV can be directed to ground via the internal diode network. Once the voltages on the protected line fall below the trigger levels of TPD4E1B06 (usually within 10's of nano-seconds) the device reverts to passive.

Copyright © 2012–2014, Texas Instruments Incorporated

# 9 Application and Implementation

# 9.1 Application Information

TPD4E1B06 is a TVS diode array which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS diode, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{DYN}$  of the triggered TVS holds this voltage,  $V_{CLAMP}$ , to a safe level to the protected IC.

# 9.2 Typical Application



Figure 9. Protecting a Pair of Bi-Directional Differential Data Lines

The typical application of the TBD4E1B06 is to be placed in between the connector and the system. The low capacitance of the TBD4E1B06 gives flexibility in the end application, as it can be used on many different high speed interfaces.

### 9.2.1 Design Requirements

| Table 1 | . Desian | Parameters  |
|---------|----------|-------------|
| I GOIO  | Doolgii  | i aramotoro |

| DESIGN PARAMETER                           | EXAMPLE VALUE   |
|--------------------------------------------|-----------------|
| Signal range on IO1, IO2, IO3, IO4<br>Pins | –5.5 V to 5.5 V |
| Operating frequency                        | 1.7 GHz         |

### 9.2.2 Detailed Design Procedure

The designer needs to know the following:

- Signal range on all the protected lines
- Operating frequency

# 9.2.2.1 Signal Range on IO1, IO2, IO3, and IO4 Pins

TPD4E1B06 has 4 protection channels for signal lines. Any I/O will support a signal range of -5.5 V to 5.5 V.

# 9.2.2.2 Operating Frequency

8

The 0.7 pF capacitance of each I/O channel supports data rates up to 3.4 Gbps.



# 9.2.3 Application Curves



TPD4E1B06 SLVSBQ8C – DECEMBER 2012 – REVISED JULY 2014



www.ti.com

# 10 Layout

### 10.1 Layout Guidelines

- Place the device as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer should minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

#### **10.2 Layout Examples**

Figure 11 shows a layout example for theTPD4E1B06DCK. Pins 1 & 2 and 4 & 5 are routed differentially. Pin 3 is routed to the ground plane. Pin 6 does not have an internal connection in the device and does not need to be routed anywhere on the board. It is also acceptable to connect pin 6 to the ground plane.



Figure 11. DCK Layout Example Showing Two Data Pairs, D0 and D1

Figure 12 shows a layout example for theTPD4E1B06DRL. Pins 1 & 6 and 3 & 4 are routed differentially. Pin 2 is routed to the ground plane. Pin 5 does not have an internal connection in the device and does not need to be routed anywhere on the board. It is also acceptable to connect pin 5 to the ground plane.



Figure 12. DRL Layout Example Showing Two Data Pairs, D0 and D1



# **11** Device and Documentation Support

### 11.1 Trademarks

All trademarks are the property of their respective owners.

#### **11.2 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.3 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



20-Mar-2017

# PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPD4E1B06DCKR    | ACTIVE  | SC70         | DCK     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ВҮР            | Samples |
| TPD4E1B06DRLR    | ACTIVE  | SOT-OTHER    | DRL     | 6    | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (BYG ~ BYH)    | Samples |
| TPD4E1B06DRLT    | PREVIEW | SOT-OTHER    | DRL     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (BYG ~ BYH)    |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



20-Mar-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD4E1B06DCKR | SC70            | DCK                | 6 | 3000 | 178.0                    | 8.4                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TPD4E1B06DRLR | SOT-<br>OTHER   | DRL                | 6 | 4000 | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TPD4E1B06DRLR | SOT-<br>OTHER   | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Mar-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD4E1B06DCKR | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPD4E1B06DRLR | SOT-OTHER    | DRL             | 6    | 4000 | 184.0       | 184.0      | 19.0        |
| TPD4E1B06DRLR | SOT-OTHER    | DRL             | 6    | 4000 | 202.0       | 201.0      | 28.0        |

DRL (R-PDSO-N6)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.

🖄 Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.

D. JEDEC package registration is pending.



DRL (R-PDSO-N6)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



DCK (R-PDSO-G6)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AB.



# LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated