

www.ti.com

### 2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER

#### **FEATURES**

- Spread-Spectrum Clock Compatible
- Operating Frequency: 60 MHz to 220 MHz
- Low Jitter (Cycle-Cycle): ±35 ps
- Low Static Phase Offset: ±50 ps
- Low Jitter (Period): ±30 ps
- 1-to-10 Differential Clock Distribution (SSTL2)
- Best in Class for V<sub>OX</sub> = V<sub>DD</sub>/2 ±0.1 V
- Operates From Dual 2.6-V or 2.5-V Supplies
- Available in a 40-Pin MLF Package, 48-Pin TSSOP Package, 56-Ball MicroStar Junior™ BGA Package
- Consumes < 100-μA Quiescent Current
- External Feedback Pins (FBIN, FBIN) Are Used to Synchronize the Outputs to the Input Clocks
- Meets/Exceeds JEDEC Standard (JESD82-1)
   For DDRI-200/266/333 Specification
- Meets/Exceeds Proposed DDRI-400 Specification (JESD82-1A)
- Enters Low-Power Mode When No CLK Input Signal Is Applied or PWRDWN Is Low

#### **APPLICATIONS**

- DDR Memory Modules (DDR400/333/266/200)
- Zero-Delay Fan-Out Buffer

#### DESCRIPTION

The CDCVF857 is a high-performance, low-skew, low-jitter, zero-delay buffer that distributes a differential clock input pair (CLK, CLK) to 10 differential pairs of clock outputs (Y[0:9], Y[0:9]) and one differential pair of feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the clock inputs (CLK, CLK), the feedback clocks (FBIN, FBIN), and the analog power input (AVDD). When PWRDWN is high, the outputs switch in phase and frequency with CLK. When PWRDWN is low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit detects the low frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs.

When  $AV_{DD}$  is strapped low, the PLL is turned off and bypassed for test purposes. The CDCVF857 is also able to track spread spectrum clocking for reduced EMI.

Because the CDCVF857 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCVF857 is characterized for both commercial and industrial temperature ranges.

#### **AVAILABLE OPTIONS**

| T <sub>A</sub> | TSSOP (DGG) | 40-Pin MLF  | 56-Ball BGA <sup>(1)</sup> |
|----------------|-------------|-------------|----------------------------|
| -40°C to 85°C  | CDCVF857DGG | CDCVF857RTB | CDCVF857GQL                |
| -40°C to 85°C  |             | CDCVF857RHA | CDCVF857ZQL                |

(1) Maximum load recommended is 12 pf for 200 MHz. At 12-pf load, maximum  $T_A$  allowed is 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MicroStar Junior is a trademark of Texas Instruments.



# FUNCTION TABLE (Select Functions)

|             | INP    | UTS     |         |        | PLL           |       |       |              |
|-------------|--------|---------|---------|--------|---------------|-------|-------|--------------|
| AVDD        | PWRDWN | CLK     | CLK     | Y[0:9] | <u>Y[0:9]</u> | FBOUT | FBOUT |              |
| GND         | Н      | L       | Н       | L      | Н             | L     | Н     | Bypassed/off |
| GND         | Н      | Н       | L       | Н      | L             | Н     | L     | Bypassed/off |
| Х           | L      | L       | Н       | Z      | Z             | Z     | Z     | Off          |
| Х           | L      | Н       | L       | Z      | Z             | Z     | Z     | Off          |
| 2.5 V (nom) | Н      | L       | Н       | L      | Н             | L     | Н     | On           |
| 2.5 V (nom) | Н      | Н       | L       | Н      | L             | Н     | L     | On           |
| 2.5 V (nom) | X      | <20 MHz | <20 MHz | Z      | Z             | Z     | Z     | Off          |





#### MicroStar Junior™ BGA (GQL/ZQL) PACKAGE (TOP VIEW) GND 2 Υ2 2 3 5 6 В <u>Y6</u> <u>Y1</u> -Υ1 Y6 NC NC GND GND GND GND (NC) NC Y7 $\frac{Y2}{Y2}$ <del>77</del> NB Ε **PWRDWN** $V_{DDQ} \ V_{DDQ}$ $V_{\text{DDQ}}$ NB NB **FBIN** CLK CLK FBIN NC NC G $V_{\rm DDQ}$ $\begin{matrix} V_{DDQ} \\ A_{VDD} \end{matrix}$ FBOUT NC NC FBOUT AGND GND GND <u>78</u> <del>Y3</del> Y3 Y8 Κ V<sub>DDQ</sub> GND 7 74 V<sub>DDQ</sub> 79 γ3

NB = No Ball NC = No Connection

P0054-01



### **FUNCTIONAL BLOCK DIAGRAM**





#### **Table 1. TERMINAL FUNCTIONS**

|                    | TE                                     | RMINAL                              |                                           | 1/0 | DESCRIPTION                                     |
|--------------------|----------------------------------------|-------------------------------------|-------------------------------------------|-----|-------------------------------------------------|
| NAME               | DGG                                    | RHA/RTB                             | GQL/ZQL                                   | 1/0 | DESCRIPTION                                     |
| AGND               | 17                                     | 9                                   | H1                                        | -   | Ground for 2.5-V analog supply                  |
| $AV_{DD}$          | 16                                     | 8                                   | G2                                        | _   | 2.5-V analog supply                             |
| CLK, CLK           | 13, 14                                 | 5, 6                                | F1, F2                                    | I   | Differential clock input                        |
| FBIN, FBIN         | 35, 36                                 | 25, 26                              | F5, F6                                    | - 1 | Feedback differential clock input               |
| FBOUT,<br>FBOUT    | 32, 33                                 | 21, 22                              | H6, G5                                    | 0   | Feedback differential clock output              |
| GND                | 1, 7, 8, 18, 24, 25,<br>31, 41, 42, 48 | 1, 10                               | A3, A4, C1, C2, C5,<br>C6, H2, H5, K3, K4 | -   | Ground                                          |
| PWRDWN             | 37                                     | 27                                  | E6                                        | I   | Output enable for Y and $\overline{Y}$          |
| $V_{DDQ}$          | 4, 11, 12, 15, 21, 28,<br>34, 38, 45   | 4, 7, 13, 18, 23, 24,<br>28, 33, 38 | B3, B4, E1, E2, E5,<br>G1, G6, J3, J4     | _   | 2.5-V supply                                    |
| Y0, ₹0             | 3, 2                                   | 37, 36                              | A1, A2                                    | 0   |                                                 |
| Y1, <del>Y</del> 1 | 5, 6                                   | 39, 40                              | B2, B1                                    | 0   |                                                 |
| Y2, <del>₹</del> 2 | 10, 9                                  | 3, 2                                | D1, D2                                    | 0   |                                                 |
| Y3, <del></del> ₹3 | 20, 19                                 | 12,11                               | J2, J1                                    | 0   |                                                 |
| Y4, <del></del> ₹4 | 22, 23                                 | 14, 15                              | K1, K2                                    | 0   | Buffered output copies of input clock, CLK, CLK |
| Y5, ₹5             | 46, 47                                 | 34, 35                              | A6, A5                                    | 0   | Burrered output copies of imput clock, CER, CER |
| Y6, <del></del> ₹6 | 44, 43                                 | 32, 31                              | B5, B6                                    | 0   |                                                 |
| Y7, <del>₹</del> 7 | 39, 40                                 | 29, 30                              | D6, D5                                    | 0   |                                                 |
| Y8, <del></del> ₹8 | 29, 30                                 | 19, 20                              | J5, J6                                    | 0   |                                                 |
| Y9, <del>▼</del> 9 | 27, 26                                 | 17, 16                              | K6, K5                                    | 0   |                                                 |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

| $V_{DDQ}$ , $AV_{DD}$ | Supply voltage range                          |                              | 0.5 V to 3.6 V                     |
|-----------------------|-----------------------------------------------|------------------------------|------------------------------------|
| VI                    | Input voltage range (2)(3)                    |                              | –0.5 V to V <sub>DDQ</sub> + 0.5 V |
| Vo                    | Output voltage range (2)(3)                   |                              | -0.5 V to V <sub>DDQ</sub> + 0.5 V |
| I <sub>IK</sub>       | Input clamp current                           | $V_I < 0$ or $V_I > V_{DDQ}$ | ±50 mA                             |
| I <sub>OK</sub>       | Output clamp current                          | $V_O < 0$ or $V_O > V_{DDQ}$ | ±50 mA                             |
| Io                    | Continuous output current                     | $V_O = 0$ to $V_{DDQ}$       | ±50 mA                             |
| I <sub>DDC</sub>      | Continuous current to GND or V <sub>DDQ</sub> |                              | ±100 mA                            |
| T <sub>stg</sub>      | Storage temperature range                     |                              | −65°C to 150°C                     |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### THERMAL CHARACTERISTICS

| R <sub>0JA</sub> for | TSSOP (DGG) Pa | ackage <sup>(1)</sup> | $R_{	heta JA}$ for MLI | $R_{\theta JA}$ for MLF (RHA/RTB) Package $R_{\theta JA}$ for BGA (GQL/ZQL) Package |            |           |  |
|----------------------|----------------|-----------------------|------------------------|-------------------------------------------------------------------------------------|------------|-----------|--|
| Airflow              | Low K          | High K                | Airflow                | With 4 Thermal Vias                                                                 | Airflow    | High K    |  |
| 0 ft/min             | 89.1°C/W       | 70°C/W                | 0 ft/min               | 44.7°C/W                                                                            | 0 ft/min   | 132.2°C/W |  |
| 150 ft/min           | 78.5°C/W       | 65.3°C/W              | 150 ft/min             |                                                                                     | 150 ft/min | 126.4°C/W |  |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51.

<sup>(2)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

<sup>(3)</sup> This value is limited to 3.6 V maximum.

<sup>(2)</sup> Connecting the NC-balls (C3, C4, D3, D4, G3, G4, H3, H4) to a ground plane improves the  $\theta_{JA}$  to 114.8°C/W (0 airflow).



### RECOMMENDED OPERATING CONDITIONS

|                 |                                              |             |                   | MIN                     | NOM MAX                | UNIT |
|-----------------|----------------------------------------------|-------------|-------------------|-------------------------|------------------------|------|
|                 | Cupply voltage                               | $V_{DDQ}$   | PC1600 - PC3200   | 2.3                     | 2.7                    | V    |
|                 | Supply voltage                               | AVDD        |                   | V <sub>DDQ</sub> - 0.12 | 2.7                    | V    |
| \/              | Low-level input voltage                      | CLK, CLK, I | FBIN, <u>FBIN</u> |                         | $V_{DDQ}/2 - 0.18$     | V    |
| $V_{IL}$        | Low-level input voltage                      | PWRDWN      |                   | -0.3                    | 0.7                    | V    |
| \/              | Llimb lovel input veltage                    | CLK, CLK, I | FBIN, <u>FBIN</u> | VDDQ/2 + 0.18           |                        | V    |
| $V_{IH}$        | High-level input voltage                     | PWRDWN      |                   | 1.7                     | V <sub>DDQ</sub> + 0.3 | V    |
|                 | DC input signal voltage (1)                  |             |                   | -0.3                    | $V_{DDQ} + 0.3$        | V    |
| \/              | Differential input signal voltage (2)        | DC          | CLK, FBIN         | 0.36                    | $V_{DDQ} + 0.6$        | V    |
| $V_{ID}$        | Differential input signal voltage (-)        | AC          | CLK, FBIN         | 0.7                     | $V_{DDQ} + 0.6$        | V    |
| $V_{IX}$        | Input differential pair cross voltage (3)(4) |             |                   | $V_{DDQ}/2 - 0.2$       | $V_{DDQ}/2 + 0.2$      | V    |
| I <sub>OH</sub> | High-level output current                    |             |                   |                         | -12                    | mA   |
| $I_{OL}$        | Low-level output current                     |             |                   |                         | 12                     | mA   |
| SR              | Input slew rate                              |             |                   | 1                       | 4                      | V/ns |
| T <sub>A</sub>  | Operating free-air temperature               |             |                   | -40                     | 85                     | °C   |

- (1) The unused inputs must be held high or low to prevent them from floating.
- The dc input signal voltage specifies the allowable dc execution of the differential input.
- The differential input signal voltage specifies the differential voltage |VTR VCP| required for switching, where VTR is the true input level and VCP is the complementary input level.

  The differential cross-point voltage tracks variations of V<sub>CC</sub> and is the voltage at which the differential signals must cross.

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                 | TEST CONDITION                                                                                                                                             | ONS                      | MIN                    | TYP (1)         | MAX               | UNIT |  |
|-------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------|-----------------|-------------------|------|--|
| $V_{IK}$          | Input voltage, all inputs                                 | $V_{DDQ} = 2.3 \text{ V}, I_{I} = -18 \text{ mA}$                                                                                                          |                          |                        |                 | -1.2              | V    |  |
| V                 | Lligh lovel output voltage                                | $V_{DDQ} = min to max, I_{OH} = -1 mA$                                                                                                                     |                          | V <sub>DDQ</sub> – 0.1 |                 |                   | V    |  |
| V <sub>OH</sub>   | High-level output voltage                                 | $V_{DDQ} = 2.3 \text{ V}, I_{OH} = -12 \text{ m/s}$                                                                                                        | 4                        | 1.7                    |                 |                   | V    |  |
| V                 | Low-level output voltage                                  | $V_{DDQ} = min to max, I_{OL} = 1$                                                                                                                         | mA                       |                        |                 | 0.1               | V    |  |
| V <sub>OL</sub>   | Low-level output voltage                                  | $V_{DDQ} = 2.3 \text{ V}, I_{OL} = 12 \text{ mA}$                                                                                                          |                          |                        |                 | 0.6               | V    |  |
| $V_{OD}$          | Output voltage swing (2)                                  | Differential outputs are tern                                                                                                                              | ainated with             | 1.1                    |                 | $V_{DDQ} - 0.4$   | V    |  |
| V <sub>OX</sub>   | Output differential cross-voltage (3)                     | 120 $\Omega$ , $C_L = 14 \text{ pF}$ (see Fig                                                                                                              |                          | $V_{DDQ}/2 - 0.1$      | $V_{\rm DDQ}/2$ | $V_{DDQ}/2 + 0.1$ | V    |  |
| I                 | Input current                                             | $V_{DDQ} = 2.7 \text{ V}, V_{I} = 0 \text{ V to } 2$                                                                                                       |                          |                        | ±10             | μΑ                |      |  |
| I <sub>OZ</sub>   | High-impedance-state output current                       | $V_{DDQ} = 2.7 \text{ V}, V_{O} = V_{DDQ} \text{ o}$                                                                                                       |                          |                        | ±10             | μΑ                |      |  |
| I <sub>DDPD</sub> | Power-down current on V <sub>DDQ</sub> + AV <sub>DD</sub> | CLK and $\overline{\text{CLK}} = 0 \text{ MHz}$ ; $\overline{\text{PWRDWN}} = \text{Low}$ ; $\Sigma$ of $\text{I}_{\text{DD}}$ and $\text{Al}_{\text{DD}}$ |                          |                        | 20              | 100               | μΑ   |  |
| Λ1                | Cumply ourrant on AV                                      | f <sub>O</sub> = 170 MHz                                                                                                                                   |                          |                        | 6               | 8                 | A    |  |
| Al <sub>DD</sub>  | Supply current on AV <sub>DD</sub>                        | f <sub>O</sub> = 200 MHz                                                                                                                                   |                          |                        | 8               | 10                | mA   |  |
| C <sub>I</sub>    | Input capacitance                                         | $V_{DDQ} = 2.5 \text{ V}, V_{I} = V_{DDQ} \text{ or}$                                                                                                      | GND                      | 2                      | 2.5             | 3.5               | pF   |  |
|                   |                                                           | Without load                                                                                                                                               | f <sub>O</sub> = 170 MHz |                        | 120             | 140               |      |  |
|                   |                                                           | Williout loau                                                                                                                                              | f <sub>O</sub> = 200 MHz |                        | 125             | 150               |      |  |
|                   |                                                           | Differential outputs                                                                                                                                       | f <sub>O</sub> = 170 MHz |                        | 220             | 270               |      |  |
| $I_{DD}$          | Dynamic current on V <sub>DDQ</sub>                       | terminated with 120 $\Omega$ , C <sub>L</sub> = 0 pF                                                                                                       | f <sub>O</sub> = 200 MHz |                        | 230             | 280               | mA   |  |
|                   |                                                           | Differential outputs                                                                                                                                       | f <sub>O</sub> = 170 MHz |                        | 280             | 330               |      |  |
|                   |                                                           | terminated with 120 $\Omega$ , C <sub>L</sub> = 14 pF                                                                                                      | f <sub>O</sub> = 200 MHz |                        | 300             | 350               |      |  |

 <sup>(1)</sup> All typical values are at nominal V<sub>DDQ</sub>.
 (2) The differential output signal voltage specifies the differential voltage |VTR - VCP|, where VTR is the true output level and VCP is the complementary output level.

The differential cross-point voltage tracks variations of V<sub>DDQ</sub> and is the voltage at which the differential signals must cross. (3)



### **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                                        | TEST CONDITIONS                                           | MIN | TYP <sup>(1)</sup> MA) | UNIT |
|-----------------|------------------------------------------------------------------|-----------------------------------------------------------|-----|------------------------|------|
| ΔC              | Part-to-part input capacitance variation                         | $V_{DDQ} = 2.5 \text{ V}, V_{I} = V_{DDQ} \text{ or GND}$ |     |                        | pF   |
| $C_{I(\Delta)}$ | Input capacitance difference between CLK and CLK, FBIN, and FBIN | $V_{DDQ} = 2.5 \text{ V}, V_I = V_{DDQ} \text{ or GND}$   |     | 0.29                   | pF   |

#### **TIMING REQUIREMENTS**

over recommended ranges of supply voltage and operating free-air temperature

|                  | PARAMETER                            | MIN | MAX | UNIT  |
|------------------|--------------------------------------|-----|-----|-------|
| 4                | Operating clock frequency            | 60  | 220 | MHz   |
| † <sub>CLK</sub> | Application clock frequency          | 90  | 220 | IVITZ |
|                  | Input clock duty cycle               | 40% | 60% |       |
|                  | Stabilization time (PLL mode) (1)    |     | 10  | μs    |
|                  | Stabilization time (bypass mode) (2) |     | 30  | ns    |

<sup>(1)</sup> The time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK and V<sub>DD</sub> must be applied. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.

### **SWITCHING CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                                | TEST CONDITIONS                         | MIN  | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------------|-----------------------------------------|------|-----|-----|------|
| t <sub>PLH</sub> <sup>(1)</sup>     | Low-to-high level propagation delay time | Test mode/CLK to any output             |      | 3.5 |     | ns   |
| t <sub>PHL</sub> <sup>(1)</sup>     | High-to-low level propagation delay time | Test mode/CLK to any output             |      | 3.5 |     | ns   |
| . (2)                               | litter (period) and Figure 7             | 100 MHz (PC1600)                        | -65  |     | 65  |      |
| t <sub>jit(per)</sub> (2)           | Jitter (period), see Figure 7            | 133/167/200 MHz (PC2100/2700/3200)      | -30  |     | 30  | ps   |
| . (2)                               | Europe (mode to mode) and Figure 4       | 100 MHz (PC1600)                        | -50  |     | 50  |      |
| t <sub>jit(cc)</sub> <sup>(2)</sup> | Jitter (cycle-to-cycle), see Figure 4    | 133/167/200 MHz (PC2100/2700/3200)      | -35  |     | 35  | ps   |
| (2)                                 | Half and addition and Figure 0           | 100 MHz (PC1600)                        | -100 |     | 100 |      |
| t <sub>jit(hper)</sub> (2)          | Half-period jitter, see Figure 8         | 133/167/200 MHz (PC2100/2700/3200)      | -75  |     | 75  | ps   |
| t <sub>slr(o)</sub>                 | Output clock slew rate, see Figure 9     | Load: 120 Ω, 14 pF                      | 1    |     | 2   | V/ns |
| t <sub>(ф)</sub>                    | Static phase offset, see Figure 5        | 100/133/167/200 MHz                     | -50  |     | 50  | ps   |
| t <sub>sk(o)</sub>                  | Output skew, see Figure 6                | Load: 120 Ω, 14 pF; 100/133/167/200 MHz |      |     | 40  | ps   |

<sup>(1)</sup> Refers to the transition of the noninverting output.

<sup>(2)</sup> A recovery time is required when the device goes from power-down mode into bypass mode (AV<sub>DD</sub> at GND).

<sup>(2)</sup> This parameter is assured by design but cannot be 100% production tested.



### PARAMETER MEASUREMENT INFORMATION



Figure 1. IBIS Model Output Load



Figure 2. Output Load Test Circuit



### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 3. Output Load Test Circuit for Crossing Point



Figure 4. Cycle-to-Cycle Jitter



Figure 5. Phase Offset



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 6. Output Skew



 $t_{\text{jit(per)}} = t_{\text{c(n)}} - \frac{1}{f_0}$   $f_0$  = Average Input Frequency Measured at CLK/ $\overline{\text{CLK}}$ 

T0177-01

Figure 7. Period Jitter



n = Any Half Cycle  $t_{\text{jit(hper)}} = t_{\text{(hper\_n)}} - \frac{1}{2 \times f_0}$  n = Any Half Cycle  $f_0 = \text{Average Input Frequency Measured at CLK/CLK}$ 

T0178-01

Figure 8. Half-Period Jitter



### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 9. Input and Output Slew Rates



- (1) Place the 2200-pF capacitor close to the PLL.
- (2) Recommended bead: Fair-Rite P/N 2506036017Y0 or equilvalent (0.8  $\Omega$  dc maximum, 600  $\Omega$  at 100 MHz).

NOTE: Use a wide trace for the PLL analog power and ground. Connect PLL and capacitors to AGND trace and connect trace to one GND via (farthest from the PLL).

Figure 10. Recommended AV<sub>DD</sub> Filtering





15-Apr-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| CDCVF857DGG      | ACTIVE | TSSOP                      | DGG                | 48   | 40             | Green (RoHS<br>& no Sb/Br) | (6)<br>CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85    | CDCVF857       | Samples |
| CDCVF857DGGG4    | ACTIVE | TSSOP                      | DGG                | 48   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCVF857       | Samples |
| CDCVF857DGGR     | ACTIVE | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCVF857       | Samples |
| CDCVF857DGGRG4   | ACTIVE | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCVF857       | Samples |
| CDCVF857RHAR     | ACTIVE | VQFN                       | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CKVF857        | Samples |
| CDCVF857RHARG4   | ACTIVE | VQFN                       | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CKVF857        | Samples |
| CDCVF857RHAT     | ACTIVE | VQFN                       | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CKVF857        | Samples |
| CDCVF857RHATG4   | ACTIVE | VQFN                       | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | CKVF857        | Samples |
| CDCVF857ZQLR     | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQL                | 56   | 1000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | CDCVF857       | Samples |
| HPA00126DGGR     | ACTIVE | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCVF857       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



### PACKAGE OPTION ADDENDUM

15-Apr-2017

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 11-Mar-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are normal |                                  |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     |                                  | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CDCVF857DGGR               | TSSOP                            | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| CDCVF857RHAR               | VQFN                             | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| CDCVF857RHAT               | VQFN                             | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| CDCVF857ZQLR               | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL                | 56 | 1000 | 330.0                    | 16.4                     | 4.8        | 7.3        | 1.5        | 8.0        | 16.0      | Q1               |

www.ti.com 11-Mar-2017



#### \*All dimensions are nominal

| Device       | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| CDCVF857DGGR | TSSOP                   | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |
| CDCVF857RHAR | VQFN                    | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| CDCVF857RHAT | VQFN                    | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| CDCVF857ZQLR | BGA MICROSTAR<br>JUNIOR | ZQL             | 56   | 1000 | 336.6       | 336.6      | 28.6        |

### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



PLASTIC BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. No metal in this area, indicates orientation.



PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99).



PLASTIC BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206355-3/X 08/14

NOTES: A. All linear dimensions are in millimeters



# RHA (S-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.