











SBVS133A - FEBRUARY 2010-REVISED NOVEMBER 2014

**TPS783** 

# TPS783xx 500-nA I<sub>O</sub>, 150-mA, Ultralow Quiescent Current **Low-Dropout Linear Regulator**

#### **Features**

- Input Voltage Range: 2.2 V to 5.5 V
- Low Quiescent Current (Io): 500 nA
- 150-mA, Low-Dropout Regulator
- Low-Dropout at 25°C, 130 mV at 150 mA
- Low-Dropout at 85°C, 175 mV at 150 mA
- 3% Accuracy Over Load, Line, and Temperature
- Stable with a 1.0-µF Ceramic Capacitor
- Thermal Shutdown and Overcurrent Protection
- CMOS Logic Level-Compatible Enable Pin
- DDC (SOT-5) Package

# **Applications**

- TI MSP430 Attach Applications
- Wireless Handsets and Smartphones
- MP3 Players
- **Battery-Operated Handheld Products**

# Simplified Schematic



# 3 Description

The TPS783 family of low-dropout regulators (LDOs) offers the benefits of ultralow power and miniaturized packaging.

This LDO family is designed specifically for batterypowered applications where ultralow quiescent current is a critical parameter. The TPS783, with ultralow I<sub>Q</sub> (500 nA), is ideal for microprocessors, microcontrollers, and other battery-powered applications.

The absence of pulldown circuitry at the output of the LDO provides the flexibility to use the regulator output capacitor as a temporary backup power supply (for example, during battery replacement).

The ultralow power and miniaturized packaging allow designers to customize power consumption for specific applications. Consult with your local factory representative for exact voltage options and ordering information; minimum order quantities may apply.

The TPS783 family is compatible with the TI MSP430 and other similar products. The enable pin (EN) is compatible with standard CMOS logic. This device allows for minimal board space because of miniaturized packaging and a potentially small output capacitor. The TP\$783 family also features thermal shutdown and current limit to protect the device during fault conditions. All packages have a specified operating temperature range of  $T_1 = -40^{\circ}$ C to 105°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPS783xx    | SOT (5) | 2.90 mm × 1.60 mm |

(1) For all available packages, see the package option addendum at the end of the datasheet.





# **Table of Contents**

| 1 | Features 1                           |    | 7.4 Device Functional Modes          | 10 |
|---|--------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                       | 8  | Application and Implementation       | 11 |
| 3 | Description 1                        |    | 8.1 Application Information          |    |
| 4 | Revision History2                    |    | 8.2 Typical Application              | 11 |
| 5 | Pin Configuration and Functions3     |    | 8.3 System Examples                  | 13 |
| 6 | Specifications4                      |    | 8.4 Do's and Don'ts                  | 1  |
| Ü | 6.1 Absolute Maximum Ratings         | 9  | Power-Supply Recommendations         | 18 |
|   | 6.2 Handling Ratings                 | 10 | Layout                               | 18 |
|   | 6.3 Recommended Operating Conditions |    | 10.1 Layout Guidelines               |    |
|   | 6.4 Thermal Information              |    | 10.2 Layout Example                  | 10 |
|   | 6.5 Electrical Characteristics 5     | 11 | Device and Documentation Support     | 17 |
|   | 6.6 Typical Characteristics 6        |    | 11.1 Device Support                  |    |
| 7 | Detailed Description9                |    | 11.2 Trademarks                      | 1  |
| • | 7.1 Overview                         |    | 11.3 Electrostatic Discharge Caution | 1  |
|   | 7.2 Functional Block Diagram         |    | 11.4 Glossary                        |    |
|   | 7.3 Feature Description              | 12 |                                      |    |
|   | 7.5 Todalo Description               |    | Information                          | 17 |
|   |                                      |    |                                      |    |

# 4 Revision History

# Changes from Original (February 2010) to Revision A

Page

| • | Changed document format to latest data sheet standards; added Handling Ratings, Thermal Information, Recommended Operating Conditions, Power Supply Recommendations, and Device and Documentation Support |     |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|   | sections; moved existing sections                                                                                                                                                                         |     |
| • | Deleted factory programming feature bullet                                                                                                                                                                | . 1 |
| • | Added input voltage range feature bullet                                                                                                                                                                  | . 1 |
| • | Deleted programmable mode application bullet                                                                                                                                                              | . 1 |
| • | Added simplified schematic to front page                                                                                                                                                                  | . 1 |
| • | Changed Pin Functions table                                                                                                                                                                               | . 3 |
| • | Changed operating junction temperature maximum value in Absolute Maximum Ratings table                                                                                                                    | . 4 |
| • | Deleted Dissipation Ratings table; see Thermal Information table                                                                                                                                          | . 4 |
| • | Changed symbol and parameter names for clarity in <i>Electrical Characteristics</i> table                                                                                                                 | . 5 |
| • | Added footnote (2) to Electrical Characteristics table                                                                                                                                                    | . 5 |
| • | Changed Figure 7 y-axis title and measurement range                                                                                                                                                       | . 7 |
| • | Changed Figure 9 V <sub>EN</sub> labels to match <i>Electrical Characteristics</i> table                                                                                                                  | . 7 |
| • | Changed Figure 10 y-axis title to match Electrical Characteristics table                                                                                                                                  | . 7 |
| • | Deleted Figure 14 I <sub>OUT</sub> condition                                                                                                                                                              | . 7 |
| • | Deleted Figure 15 I <sub>OUT</sub> condition                                                                                                                                                              | . 7 |
| • | Changed Functional Block Diagram                                                                                                                                                                          |     |
| • | Changed Figure 18                                                                                                                                                                                         | 10  |
| • | Added reference for Table 1 in Device Functional Modes                                                                                                                                                    | 10  |
| • | Changed Figure 19                                                                                                                                                                                         | 11  |
| • | Changed Table 2 format                                                                                                                                                                                    | 14  |

Submit Documentation Feedback



# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN  |      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME | NO.  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| EN   | 3    | I   | Enable pin. Drive this pin over 1.2 V to turn on the regulator. Drive this pin below 0.4 V to put the regulator into shutdown mode, reducing operating current to 18 nA, typical.                                                                             |  |  |  |  |  |  |
| GND  | 2, 4 | _   | Ground pin. Tie all ground pins to ground for proper operation.                                                                                                                                                                                               |  |  |  |  |  |  |
| IN   | 1    | I   | Input pin. For stable operation, place a small, 0.1-µF capacitor from this pin to ground; typical input capacitor = 1.0 µF. Tie back both input and output capacitor grounds to the IC ground, with no significant impedance between them.                    |  |  |  |  |  |  |
| OUT  | 5    | 0   | Regulated output voltage pin. Connect a small (1-µF or greater) ceramic capacitor from this pin to ground for stable operation. See the <i>Input and Output Capacitor Requirements</i> in the <i>Application and Implementation</i> section for more details. |  |  |  |  |  |  |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

At  $T_J = -40$ °C to 105°C (unless otherwise noted). All voltages are with respect to GND. (1)

|             |                                    | MIN      | MAX            | UNIT |
|-------------|------------------------------------|----------|----------------|------|
| Voltage     | V <sub>IN</sub>                    | -0.3     | 6.0            | V    |
|             | EN pin                             | -0.3     | $V_{IN} + 0.3$ | V    |
|             | V <sub>OUT</sub>                   | -0.3     | $V_{IN} + 0.3$ | V    |
| Current     | I <sub>OUT</sub>                   | Internal | Α              |      |
| Current     | Output short-circuit duration      |          | Indefinite     |      |
| Temperature | Operating junction, T <sub>J</sub> | -40      | 160            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 Handling Ratings

|                    |                         |                                                                               | MIN         | MAX  | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------------|------|------|
| T <sub>stg</sub>   | Storage temperatu       | re range                                                                      | <b>-</b> 55 | 150  | °C   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | -2000       | 2000 | \/   |
|                    |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -500        | 500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  |                      | MIN | NOM MAX  | UNIT |
|------------------|----------------------|-----|----------|------|
| $V_{IN}$         | Input voltage        | 2.2 | 5.5      | V    |
| V <sub>OUT</sub> | Output voltage       | 1.8 | 4.2      | V    |
| $V_{EN}$         | Enable voltage       | 0   | $V_{IN}$ | V    |
| I <sub>OUT</sub> | Output current       | 0   | 150      | mA   |
| TJ               | Junction temperature | -40 | 105      | °C   |

#### 6.4 Thermal Information

|                      |                                              | TPS783xx  |      |
|----------------------|----------------------------------------------|-----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DDC (SOT) | UNIT |
|                      |                                              | 5 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 193.0     |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 40.0      |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 34.3      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.9       | C/VV |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 34.1      |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A       |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TPS783

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

At  $T_J = -40^{\circ}\text{C}$  to 105°C,  $V_{IN} = V_{OUT(nom)} + 0.5 \text{ V}$  or 2.2 V, whichever is greater;  $I_{OUT} = 100 \ \mu\text{A}$ ,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \ \mu\text{F}$ , and fixed  $V_{OUT}$  test conditions (unless otherwise noted). Typical values at  $T_J = 25^{\circ}\text{C}$ .

|                           | PARAMETER                         |                                                       | TEST CO                                                                                               | NDITIONS                  | MIN   | TYP   | MAX      | UNIT          |
|---------------------------|-----------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|-------|-------|----------|---------------|
| V <sub>IN</sub>           | Input voltage range               |                                                       |                                                                                                       |                           | 2.2   |       | 5.5      | V             |
|                           | Nominal                           |                                                       | T <sub>J</sub> = 25°C                                                                                 |                           | -2%   |       | 2%       |               |
| V <sub>OUT</sub>          | DC output accuracy                | Over V <sub>IN</sub> , I <sub>OUT</sub> , temperature | $V_{OUT} + 0.5 \text{ V} \le V_{IN} \le 100  \mu\text{A} \le I_{OUT} \le 150  \text{I}$               |                           | -3.0% | ±2.0% | 3.0%     |               |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                   |                                                       | V <sub>OUT(nom)</sub> + 0.5 V ≤ V                                                                     | <sub>IN</sub> ≤ 5.5 V     |       | ±1.0% |          |               |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                   |                                                       | 100 μA ≤ I <sub>OUT</sub> ≤ 150 ι                                                                     | mA                        |       | ±1.0% |          |               |
| $V_{DO}$                  | Dropout voltage <sup>(1)</sup>    |                                                       | $V_{IN} = 95\% V_{OUT(nom)}$                                                                          | I <sub>OUT</sub> = 150 mA |       | 130   | 250      | mV            |
| I <sub>LIM</sub>          | Output current limit              |                                                       | $V_{OUT} = 0.90 \times V_{OUT(n)}$                                                                    | om)                       | 150   | 230   | 400      | mA            |
|                           | CND win summent                   |                                                       | I <sub>OUT</sub> = 0 mA                                                                               | ,                         |       | 420   | 800      | nA            |
| I <sub>GND</sub>          | GND pin current                   |                                                       | I <sub>OUT</sub> = 150 mA                                                                             |                           | 8     |       | μΑ       |               |
| I <sub>EN</sub>           | EN pin current                    |                                                       | $V_{IN} = V_{EN} = 5.5 \text{ V}$                                                                     |                           | 0.07  | 40    | nA       |               |
| I <sub>SHDN(GND)</sub>    | Shutdown current at               | GND pin                                               | V <sub>EN</sub> ≤ 0.4 V, V <sub>IN(min)</sub> ≤                                                       |                           | 18    | 150   | nA       |               |
| I <sub>SHDN(OUT)</sub>    | Shutdown current at (leakage) (3) | OUT pin                                               | $V_{IN}$ = open, $V_{EN}$ = 0.4 V,<br>$V_{OUT}$ = $V_{OUT(nom)}$                                      |                           |       | 137   | 500      | nA            |
| V <sub>EN(HI)</sub>       | Enable high-level volt            | age                                                   | V <sub>IN</sub> = 5.5 V                                                                               |                           | 1.2   |       | $V_{IN}$ | V             |
| V <sub>EN(LO)</sub>       | Enable low-level volta            | age                                                   | V <sub>IN</sub> = 5.5 V                                                                               | 0                         |       | 0.4   | V        |               |
| , ,                       |                                   |                                                       | V <sub>IN</sub> = 4.3 V,                                                                              | f = 10 Hz                 |       | 40    |          | dB            |
| PSRR                      | Power-supply rejection            | n ratio                                               | $V_{OUT} = 3.0 \text{ V},$                                                                            | f = 100 Hz                |       | 20    |          | dB            |
|                           |                                   |                                                       | $I_{OUT} = 150 \text{ mA}$                                                                            | f = 1 kHz                 |       | 15    |          | dB            |
| V <sub>n</sub>            | Output noise voltage              |                                                       | BW = 100 Hz to 100 kHz, V <sub>IN</sub> = 2.2 V,<br>V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 1 mA |                           |       | 86    |          | $\mu V_{RMS}$ |
| t <sub>STR</sub>          | Startup time <sup>(4)</sup>       |                                                       | $C_{OUT}$ = 1.0 $\mu$ F, $V_{OUT}$ = 10% $V_{OUT(nom)}$ to $V_{OUT}$ = 90% $V_{OUT(nom)}$             |                           |       | 500   |          | μs            |
| т                         | Thormal abutdows to               | macratura                                             | Shutdown, temperatu                                                                                   | re increasing             |       | 160   |          | °C            |
| T <sub>sd</sub>           | Thermal shutdown te               | mperature                                             | Reset, temperature d                                                                                  | ecreasing                 |       | 140   |          | °C            |
| T <sub>J</sub>            | Operating junction ter            | mperature                                             |                                                                                                       |                           | -40   |       | 125      | °C            |
|                           |                                   |                                                       |                                                                                                       |                           |       |       |          |               |

 $<sup>\</sup>begin{array}{ll} \text{(1)} & V_{DO} \text{ is not measured for devices with } V_{OUT(nom)} \leq 2.3 \text{ V because minimum } V_{IN} = 2.2 \text{ V}. \\ \text{(2)} & V_{IN(min)} = (V_{OUT(nom)} + 0.5 \text{ V}) \text{ or } 2.2 \text{ V, whichever is greater.} \\ \text{(3)} & \text{See } \textit{Shutdown} \text{ in the } \textit{Application and Implementation} \text{ section for more details.} \\ \text{(4)} & \text{Time from } V_{EN} = 1.2 \text{ V to } V_{OUT} = 90\% \text{ (}V_{OUT(nom)}\text{)}. \\ \end{array}$ 

# TEXAS INSTRUMENTS

# 6.6 Typical Characteristics

At  $T_J = -40^{\circ}\text{C}$  to 105°C,  $V_{IN} = V_{OUT(nom)} + 0.5 \text{ V}$  or 2.2 V, whichever is greater;  $I_{OUT} = 100 \,\mu\text{A}$ ,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1 \,\mu\text{F}$ , and  $C_{IN} = 1 \,\mu\text{F}$  (unless otherwise noted).





# Typical Characteristics (continued)

At  $T_J = -40$ °C to 105°C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.2 V, whichever is greater;  $I_{OUT} = 100$   $\mu$ A,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1$   $\mu$ F, and  $C_{IN} = 1 \mu F$  (unless otherwise noted).



Figure 7. TPS78330 Current Limit vs Input Voltage



Figure 9. TPS78330 Enable Pin Hysteresis vs **Junction Temperature** 

 $T_J$  (°C)

 $I_{OUT} = 1 \text{ mA}, V_{OUT(nom)} = 3.0 \text{ V}$ 



Figure 11. TPS78330 Output Spectral Noise Density



Figure 8. TPS78330 Enable Pin Current vs Input Voltage



Figure 10. TPS78330 Output Current Leakage at Shutdown



Figure 12. TPS78330 %ΔV<sub>O</sub> vs Junction Temperature

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_J = -40$ °C to 105°C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.2 V, whichever is greater;  $I_{OUT} = 100$   $\mu$ A,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1$   $\mu$ F, and  $C_{IN} = 1$   $\mu$ F (unless otherwise noted).





Figure 13. TPS78330 Ripple Rejection vs Frequency

Figure 14. TPS78330 Input Voltage Ramp vs Output Voltage





Figure 15. TPS78330 Output Voltage vs Enable (Slow Ramp)

Figure 16. TPS78330 Input Voltage vs Delay to Output



Figure 17. TPS78330 Load Transient Response

Submit Documentation Feedback



# 7 Detailed Description

#### 7.1 Overview

The TPS783 family of low-dropout regulators (LDOs) designed specifically for battery-powered applications where ultralow quiescent current is a critical parameter. The absence of pulldown circuitry at the output of the LDO provides the flexibility to use the regulator output capacitor as a temporary backup power supply for a short period of time (for example, during battery replacement). The TPS783 family is compatible with the TI MSP430 and other similar products. The enable pin (EN) is compatible with standard CMOS logic. This LDO family is stable with any output capacitor greater than 1.0  $\mu$ F.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS783 is internally current-limited to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. For reliable operation, do not operate the device in a current-limit state for extended periods of time.

The PMOS pass element in the TPS783 family has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting up to the maximum rated current for the device may be required.



#### Feature Description (continued)

#### 7.3.2 Shutdown

The enable pin (EN) is active high and is compatible with standard and low-voltage CMOS levels. When shutdown capability is not required, connect EN to the IN pin, as shown in Figure 18.



Figure 18. Circuit Showing EN Tied High When Shutdown Capability is Not Required

#### 7.4 Device Functional Modes

Table 1 provides a quick comparison between the normal, dropout, and disabled modes of operation.

**PARAMETER OPERATING MODE** ΕN lout  $T_J$ Normal  $T_J < 160$ °C  $V_{IN} > V_{OUT(nom)} + V_{DO}$  $V_{EN} > V_{EN(HI)}$  $I_{OUT} < I_{LIM}$  $T_{.1} < 160^{\circ}C$ Dropout  $V_{IN} < V_{OUT(nom)} + V_{DO}$  $V_{EN} > V_{EN(HI)}$  $I_{OUT} < I_{LIM}$ Disabled  $T_{.1} > 160^{\circ}C$  $V_{EN} < V_{EN(LO)}$ 

**Table 1. Device Functional Mode Comparison** 

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>).
- The enable voltage has previously exceeded the enable rising threshold voltage (V<sub>EN</sub> > V<sub>EN(HI)</sub>) and not yet decreased below the enable falling threshold.
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>LIM</sub>).
- The device junction temperature is less than the thermal shutdown temperature ( $T_J < 160$ °C).

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass device is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output-voltage deviations.

#### 7.4.3 Disabled

The device is disabled under the following conditions:

- The enable voltage is less than the enable falling threshold voltage (V<sub>EN</sub> < V<sub>EN(LO)</sub>) or has not yet exceeded the enable rising threshold.
- The device junction temperature is greater than the thermal shutdown temperature  $(T_J > 160$ °C).

Submit Documentation Feedback



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS783 family of LDOs is factory-programmable to have a fixed output. Note that during startup or steady-state conditions, do not allow the EN pin voltage to exceed  $V_{\rm IN}$  + 0.3 V.

# 8.2 Typical Application



Figure 19. Providing a Low-Power Standby Rail

#### 8.2.1 Design Requirements

#### 8.2.1.1 Input and Output Capacitor Requirements

A 0.1- $\mu$ F input capacitor is necessary for stable operation. Good analog design practice is to connect a 0.1- $\mu$ F to 1.0- $\mu$ F, low equivalent series resistance (ESR) capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located near the power source.

The TPS783 family is designed to be stable with standard ceramic capacitors with values of 1.0  $\mu$ F or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR must be less than 1.0  $\Omega$ . With tolerance and dc bias effects, the minimum capacitance for stable operation is 1  $\mu$ F.



# **Typical Application (continued)**

#### 8.2.1.2 Dropout Voltage

The TPS783 family uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  approximately scales with output current because the PMOS device behaves like a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in the *Typical Characteristics* section. Refer to application report SLVA207, *Understanding LDO Dropout*, available for download from www.ti.com.

#### 8.2.1.3 Transient Response

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases duration of the transient response. For more information, see Figure 17.

#### 8.2.1.4 Minimum Load

The TPS783 family is stable with no output load. Traditional PMOS LDO regulators suffer from lower loop gain at very light output loads. The TPS783 employs an innovative, low-current circuit under very light or no-load conditions, resulting in improved output voltage regulation performance down to zero output current. See Figure 17 for the load transient response.

# 8.2.2 Detailed Design Procedure

Select the desired device based on the output voltage.

Provide an input supply with adequate headroom to account for dropout and output current to account for the GND pin current, and power the load. Select input and output capacitors based on application needs.

#### 8.2.3 Application Curves



Figure 20. TPS78330 Output Spectral Noise Density



Figure 21. TPS78330 Ripple Rejection vs Frequency

Submit Documentation Feedback



#### 8.3 System Examples

The TPS783 family is designed to be compatible with low-power microprocessors and microcontrollers such as the TI MSP430. In particular, the ultralow quiescent current allows for the TPS783 family to be used in battery-powered applications.

When the system is active, a voltage supervisor enables the regulator and puts the MSP430 into active mode when there is a battery installed and its voltage is above a certain threshold, as shown in Figure 22. The dashed red line indicates the ground current.



Figure 22. MSP430 Application in Active Mode

When the battery is depleted, the voltage supervisor signals to replace the system battery. After the battery is removed, the voltage supervisor disables the regulator and signals the MSP430 to go into low-power mode. At this moment, the output capacitor functions as a power supply for the MSP430 during the absence of the battery while it is being replaced, as Figure 23 illustrates. The dashed red line indicates the ground current.



Figure 23. MSP430 Application While Battery is Replaced

Equation 1 shows how to find the required value of the output capacitor ( $C_{OUT}$ ) to provide an appropriate voltage level to the MSP430 for a given amount of time. This time varies from a few seconds to a few minutes, depending on several factors.

$$C_{\text{OUT}} = \frac{\tau_{\text{MAX}}}{\left[ \frac{V_{\text{OUT(Nom)}} - V_{\text{MIN}}}{I_{\text{LKG}} + I_{\text{LP}}} \right]}$$

#### where

- t<sub>MAX</sub> = maximum time to replace depleted battery
- V<sub>OUT(nom)</sub> = nominal regulator output equal to initial voltage of capacitor when regulator is disabled
- V<sub>MIN</sub> = minimum voltage required by MSP430
- I<sub>(LKG)</sub> = leakage current into regulator output
- I<sub>(LP)</sub> = current demand from MSP430 in low-power mode

(1)



#### System Examples (continued)

# 8.3.1 Extending Battery Life in *Keep-Alive* Circuitry Applications for MSP430 and Other Low-Power Microcontrollers

One of the primary advantages of a low quiescent current LDO is the extremely low energy requirement. Counter-intuitively, this requirement enables a longer battery life compared to using only the battery as an unregulated voltage supply for low-power microcontrollers, such as the MSP430. Figure 24 illustrates the characteristic performance of an unregulated, 3.0-V battery supply versus a regulated TPS783 supply for a typical MSP430 application. Table 2 summarizes this comparison.



Calculated with an MSP430F model, operating at 6 MHz.

Figure 24. Battery Life Comparison vs Duty Cycle for MSP430 Application

Table 2. Battery Life Comparison vs Active Mode Time for MSP430 Application

| ACTIVE DUTY CYCLE                                                                           | TPS783xx<br>(NO. OF DAYS) | BATTERY ONLY<br>(NO. OF DAYS) | 1-μA LDO<br>(NO. OF DAYS) |
|---------------------------------------------------------------------------------------------|---------------------------|-------------------------------|---------------------------|
| Active mode, 1 sec/hour (0.028% duty cycle)                                                 | 5742                      | 6286                          | 4373                      |
| Active mode, 10 sec/hour (0.28% duty cycle)                                                 | 1320                      | 998                           | 1085                      |
| Active mode, 100 sec/hour (2.8% duty cycle)                                                 | 151                       | 106                           | 148                       |
| Active mode, 1000 sec/hour (28% duty cycle)                                                 | 15.4                      | 10.7                          | 15.4                      |
| Active mode, on all the time (100% duty cycle)                                              | 4.2                       | 3.0                           | 4.2                       |
|                                                                                             | CONDITIONS                |                               |                           |
| Efficiency with $V_{BAT} = 3.0 \text{ V}$ and $V_{CC} = 2.2 \text{ V}$ ( $V_{OUT}/V_{IN}$ ) | 73%                       | 100%                          | 73%                       |
| LDO quiescent current (I <sub>Q</sub> )                                                     | 0.5 μΑ                    | 0                             | 1 μΑ                      |
| MSP430 active current                                                                       | 2.19 mA                   | 3.09 mA                       | 2.19 mA                   |
| MSP430 low-power current                                                                    | 0.5 μΑ                    | 0.6 μΑ                        | 0.5 μΑ                    |

#### 8.3.2 Supercapacitor-Based Backup Power

The very-low leakage current at the LDO output provides a system with the flexibility to use the device output capacitor, or supercapacitor, as a temporary backup power supply. The leakage current going into the regulator output from the output capacitor when the LDO is disabled is typically 170 nA; see Figure 10.

Submit Documentation Feedback



#### 8.4 Do's and Don'ts

Do place at least one 1-µF ceramic capacitor as close as possible to the OUT pin of the regulator.

Do not place the output capacitor more than 10 mm away from the regulator.

Do connect a  $0.1-\mu F$  to  $1.0-\mu F$  low equivalent series resistance (ESR) capacitor across the IN pin and GND of the regulator.

Do not exceed the absolute maximum ratings.

# 9 Power-Supply Recommendations

For best performance, connect a low-output impedance power supply directly to the IN pin of the TPS783. Inductive impedances between the input supply and the IN pin create significant voltage excursions at the IN pin during startup or load transient events. If inductive impedances are unavoidable, use an input capacitor.

#### 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac performance (such as PSRR, output noise, and transient response), design the printed circuit board (PCB) with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the output capacitor must be as close as possible to the ground pin of the device to provide a common reference for regulation purposes. High ESR capacitors may degrade PSRR.

#### 10.1.2 Package Mounting

Solder pad footprint recommendations for the TPS783 series are available from the Texas Instruments website at www.ti.com through the TPS783 family product folders.

#### 10.1.3 Thermal Information

#### 10.1.3.1 Thermal Protection

Thermal protection disables the device output when the junction temperature rises to approximately 160°C, allowing the device to cool. After the junction temperature cools to approximately 140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off again. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to 105°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The internal protection circuitry of the TPS783 family is designed to protect against overload conditions. However, this circuitry is not intended to replace proper heatsinking. Continuously running the TPS783 series into thermal shutdown degrades device reliability.

Product Folder Links: TPS783



#### **Layout Guidelines (continued)**

### 10.1.3.2 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ), as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(2)

## 10.2 Layout Example



 Represents via used for application-specific connections

Figure 25. TPS783xx Layout Example

6

Submit Documentation Feedback

Product Folder Links: TPS783



# 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS783. The TPS782xxEVM evaluation modules (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 11.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS783 is available through the product folders under Simulation Models.

#### 11.1.2 Device Nomenclature

Table 3. Device Nomenclature (1)

| PRODUCT                      | V <sub>OUT</sub>                                                                                                     |
|------------------------------|----------------------------------------------------------------------------------------------------------------------|
| TPS783 <b>xx</b> <i>yyyz</i> | XX is the nominal output voltage YYY is the package designator. Z is the tape and reel quantity (R = 3000, T = 250). |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### 11.2 Trademarks

All trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





28-Feb-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS78318DDCR     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIO                  | Samples |
| TPS78318DDCT     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIO                  | Samples |
| TPS78319DDCR     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIP                  | Samples |
| TPS78319DDCT     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIP                  | Samples |
| TPS78326DDCR     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIB                  | Samples |
| TPS78326DDCT     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIB                  | Samples |
| TPS78330DDCR     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | DAZ                  | Samples |
| TPS78330DDCT     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | DAZ                  | Samples |
| TPS78342DDCR     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIQ                  | Samples |
| TPS78342DDCT     | ACTIVE | SOT-23-THIN  | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SIQ                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

28-Feb-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Mar-2017

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadran |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|-----------------|
| TPS78318DDCR | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78318DDCT | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78319DDCR | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78319DDCT | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78326DDCR | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78326DDCT | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78330DDCR | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78330DDCT | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78342DDCR | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |
| TPS78342DDCT | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3              |

www.ti.com 3-Mar-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS78318DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS78318DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS78319DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS78319DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS78326DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS78326DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS78330DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS78330DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS78342DDCR | SOT-23-THIN  | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS78342DDCT | SOT-23-THIN  | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |

# DDC (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).



# DDC (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.