





# SINGLE SYNCHRONOUS STEP-DOWN CONTROLLER

Check for Samples: TPS51117

#### **FEATURES**

- High Efficiency, Low Power Consumption,
   4.5-µA Typical Shutdown Current
- Fixed Frequency Emulated On-Time Control, Adjustable from 100 kHz to 550 kHz
- D-CAP™ Mode with 100-ns Load Step Response
- < 1% Initial Reference Accuracy</li>
- Output Voltage Range: 0.75 V to 5.5 V
- Wide Input Voltage Range: 1.8 V to 28 V
- Selectable Auto-Skip/PWM-Only Operation
- Temperature Compensated (4500 ppm/°C) Low-Side R<sub>DS(on)</sub> Overcurrent Sensing
- Negative Overcurrent Limit
- Integrated Boost Diode
- Integrated OVP/UVP and Thermal Shutdown
- Power-Good Signal
- Internal 1.2-ms Voltage Softstart
- Integrated Output Discharge (Softstop)

#### **APPLICATIONS**

- Notebook Computers
- I/O Supplies
- System Power Supplies

#### **DESCRIPTION**

The TPS51117 is a cost effective, synchronous buck controller for POL voltage regulation in notebook PC applications. The controller is dedicated for Adaptive On-Time D-CAP™ Mode operation that provides ease of use, low external component count, and fast transient response. Auto-skip mode for high efficiency down to the milli-ampere load range, or PWM-only mode for low noise operation is selectable.

The current sensing scheme for positive overcurrent and negative overcurrent protection is loss-less low-side  $R_{DS(on)}$  sensing plus temperature compensation. The device receives a 5-V (4.5 V to 5.5 V) supply from another regulator such as the TPS51120 or TPS51020. The conversion input can be either VBAT or a 5-V rail, ranging from 1.8 V to 28 V, and the output voltage range is from 0.75 V to 5.5 V.

The TPS51117 is available in a 14-pin QFN or a 14-pin TSSOP package and is specified from -40°C to 85°C.



Instruments semiconductor product D-CAP is a trademark of Texas Instruments.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# ORDERING INFORMATION(1) (2)

| T <sub>A</sub> | PACKAGE     | ORDERING PART<br>NUMBER | PINS | OUTPUT<br>SUPPLY | MINIMUM<br>ORDER<br>QUANTITY | ECO PLAN          |
|----------------|-------------|-------------------------|------|------------------|------------------------------|-------------------|
|                | PLASTIC     | TPS51117PW              | 14   | Tube             | 90                           | Green             |
| -40°C to 85°C  | TSSOP (PW)  | TPS51117PWR             | 14   | Tape-and-Reel    | 2000                         | (RoHS & no Sb/Br) |
| -40°C to 65°C  | PLASTIC QFN | TPS51117RGYT            | 1.1  | TIDI             | 250                          | Green             |
|                | (RGY)       | TPS51117RGYR            | 14   | Tape-and-Reel    | 1000                         | (RoHS & no Sb/Br) |

(1) All packaging options have Cu NIPDAU lead/ball finish.

# **ABSOLUTE MAXIMUM RATINGS**(1)

|                                          |                                        | VALUE       | UNIT |
|------------------------------------------|----------------------------------------|-------------|------|
|                                          | VBST                                   | -0.3 to 36  |      |
|                                          | VBST (with respect to LL)              | -0.3 to 6   |      |
| Input voltage range                      | EN_PSV, TRIP, V5DRV, V5FILT            | -0.3 to 6   | V    |
|                                          | VOUT                                   | -0.3 to 6   |      |
|                                          | TON                                    | -0.3 to 6   |      |
|                                          | DRVH                                   | -1 to 36    |      |
|                                          | DRVH (with respect to LL)              | -0.3 to 6   |      |
| Output voltage range                     | LL                                     | -1 to 30    | V    |
|                                          | PGOOD, DRVL                            | -0.3 to 6   |      |
|                                          | PGND                                   | -0.3 to 0.3 |      |
| Γ <sub>A</sub> Operating free-air tempe  | rature                                 | -40 to 85   | °C   |
| Γ <sub>stg</sub> Storage temperature ran | ge                                     | -55 to 150  | °C   |
| Γ <sub>J</sub> Junction temperature rar  | nge                                    | -40 to 125  | °C   |
| Lead temperature 1,6 m                   | m (1/16 inch) from case for 10 seconds | 260         | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **DISSIPATION RATINGS**

| PACKAGE      | Ta <25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |  |  |
|--------------|--------------------------|------------------------------------------------|---------------------------------------|--|--|
| 14 Pin TSSOP | 750 mW                   | 7.5 mW/°C                                      | 300 mW                                |  |  |
| 14 Pin QFN   | 1.3 W                    | 13.0 mW/°C                                     | 520 mW                                |  |  |

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                            | . ,                         | MIN  | MAX | UNIT |
|----------------------------|-----------------------------|------|-----|------|
| Supply input voltage range |                             | 4.5  | 5.5 | V    |
|                            | VBST                        | 4.5  | 34  |      |
|                            | VBST (with respect to LL)   | 4.5  | 5.5 |      |
| Input voltage range        | EN_PSV, TRIP, V5DRV, V5FILT | -0.1 | 5.5 | V    |
|                            | VOUT                        | -0.1 | 5.5 |      |
|                            | TON                         | -0.1 | 5.5 |      |

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



# **RECOMMENDED OPERATING CONDITIONS (continued)**

over operating free-air temperature range (unless otherwise noted)

|                              |                           | MIN  | MAX | UNIT |
|------------------------------|---------------------------|------|-----|------|
|                              | DRVH                      | -0.8 | 34  |      |
|                              | DRVH (with respect to LL) | -0.1 | 5.5 |      |
| Output voltage range         | LL                        |      | 28  | V    |
|                              | PGOOD, DRVL               | -0.1 | 5.5 |      |
|                              | PGND                      | -0.1 | 0.1 |      |
| Operating free-air temperatu | -40                       | 85   | °C  |      |

# **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                        | TEST CONDITIONS                                                                          | MIN   | TYP  | MAX  | UNIT |
|-------------------------|----------------------------------|------------------------------------------------------------------------------------------|-------|------|------|------|
| SUPPLY C                | URRENT                           |                                                                                          |       |      |      | -    |
| I <sub>V5FILTPWM</sub>  | Supply current                   | V5FILT + V5DRV current, PWM, EN_PSV = float, VFB = 0.77V, LL = -0.1 V                    |       | 400  | 750  | μΑ   |
| I <sub>V5FILTSKIP</sub> | Supply current                   | V5FILT + V5DRV current, auto-skip, EN_PSV = 5 V, VFB = 0.77V, LL = 0.5 V                 |       | 250  | 470  | μΑ   |
| I <sub>V5DRVSDN</sub>   | V5DRV shutdown current           | V5DRV current, EN_PSV = 0 V                                                              |       | 0    | 1    | μΑ   |
| I <sub>V5FILTSDN</sub>  | V5FILT shutdown current          | V5FILT current, EN_PSV = 0 V                                                             |       | 4.5  | 7.5  | μΑ   |
| VOUT AND                | VFB VOLTAGES                     |                                                                                          |       |      |      |      |
| V <sub>OUT</sub>        | Output voltage                   | Adjustable output range                                                                  | 0.75  |      | 5.5  | V    |
| $V_{VFB}$               | VFB regulation voltage           |                                                                                          |       | 750  |      | mV   |
|                         |                                  | T <sub>A</sub> = 25°C, bandgap initial accuracy                                          | -0.9% |      | 0.9% |      |
| $V_{VFB\_TOL}$          | VFB regulation voltage tolerance | $T_A = 0$ °C to 85°C                                                                     | -1.3% |      | 1.3% |      |
|                         | tolerance                        | $T_A = -40$ °C to 85°C                                                                   | -1.6% |      | 1.6% |      |
| I <sub>VFB</sub>        | VFB input current                | V <sub>FB</sub> = 0.75 V, absolute value                                                 |       | 0.02 | 0.1  | μA   |
| R <sub>Dischg</sub>     | VOUT discharge resistance        | EN_PSV = 0 V, V <sub>OUT</sub> = 0.5 V                                                   |       | 20   | 32   | Ω    |
|                         | IMER AND INTERNAL SOFT S         | TART                                                                                     |       |      |      |      |
| T <sub>ONN</sub>        | Nominal on time                  | $V_{LL} = 12 \text{ V}, V_{OUT} = 2.5 \text{ V}, R_{TON} = 250 \text{ k}\Omega$          |       | 750  |      | ns   |
| T <sub>ONF</sub>        | Fast on time                     | $V_{LL} = 12 \text{ V}, V_{OUT} = 2.5 \text{ V}, R_{TON} = 100 \text{ k}\Omega$          | 264   | 330  | 396  | ns   |
| T <sub>ONS</sub>        | Slow on time                     | $V_{LL} = 12 \text{ V}, V_{OUT} = 2.5 \text{ V}, R_{TON} = 400 \text{ k}\Omega$          |       | 1169 |      | ns   |
| T <sub>ON(MIN)</sub>    | Minimum on time                  | $V_{OUT} = 0.75 \text{ V}, R_{TON} = 100 \text{ k}\Omega \text{ to } 28 \text{ V}^{(1)}$ | 80    | 110  | 140  | ns   |
| T <sub>OFF(MIN)</sub>   | Minimum off time                 | $V_{FB} = 0.7 \text{ V, LL} = -0.1 \text{ V,}$<br>TRIP = open                            |       | 440  |      | ns   |
| T <sub>SS</sub>         | Internal soft start time         | Time from EN_PSV > 3 V to $V_{FB}$ regulation value = 0.735 V                            | 0.82  | 1.2  | 1.5  | ms   |
| OUTPUT D                | RIVERS                           |                                                                                          |       |      |      |      |
| Б.                      | DD\/!!                           | Source, V <sub>VBST-DRVH</sub> = 0.5 V                                                   |       | 5    | 7    | Ω    |
| $R_{DRVH}$              | DRVH resistance                  | Sink, V <sub>DRVH-LL</sub> = 0.5 V                                                       |       | 1.5  | 2.5  | Ω    |
| 5                       | DD\//'-(-)                       | Source, V <sub>V5DRV-DRVL</sub> = 0.5 V                                                  |       | 5    | 7    | Ω    |
| $R_{DRVL}$              | DRVL resistance                  | Sink, V <sub>DRVL-PGND</sub> = 0.5 V                                                     |       | 1.5  | 2.5  | Ω    |
| _                       | B 40                             | DRVH-low (DRVH = 1 V) to DRVL-high (DRVL = 4 V), LL = $-0.05$ V                          | 10    | 20   | 50   | ns   |
| T <sub>D</sub>          | Dead time                        | DRVL-low (DRVL = 1 V) to DRVH-high (DRVH = 4V), LL = $-0.05$ V                           | 30    | 40   | 60   | ns   |

<sup>(1)</sup> Design constraint, ensure actual on-time is larger than the max value (i.e., design  $R_{TON}$  such that the min tolerance is 100 k $\Omega$ ).



# **ELECTRICAL CHARACTERISTICS (Continued)**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                    | TEST CONDITIONS                                                                      | MIN   | TYP   | MAX   | UNIT   |
|---------------------|----------------------------------------------|--------------------------------------------------------------------------------------|-------|-------|-------|--------|
| INTERNAL E          | BST DIODE                                    | 1                                                                                    |       |       |       |        |
| V <sub>FBST</sub>   | Forward voltage                              | V <sub>V5DRV-VBST</sub> , IF = 10 mA, T <sub>A</sub> = 25°C                          | 0.7   | 0.8   | 0.9   | V      |
| I <sub>VBSTLK</sub> | VBST leakage current                         | VBST = 34 V, LL = 28 V                                                               |       | 0.1   | 1     | μΑ     |
|                     | C THRESHOLD                                  |                                                                                      |       |       |       |        |
| .,                  | \/55U.T.I.V./I.O.T.                          | Wake up                                                                              | 3.7   | 3.9   | 4.1   | V      |
| $V_{UVLO}$          | V5FILT UVLO Threshold                        | Hysteresis                                                                           | 200   | 300   | 400   | mV     |
|                     |                                              | EN_PSV low                                                                           | 0.7   | 1.0   | 1.3   | V      |
|                     |                                              | Hysteresis                                                                           | 150   | 200   | 250   | mV     |
| V <sub>EN_PSV</sub> | EN_PSV logic input voltage                   | EN_PSV float (set PWM_only mode)                                                     | 1.7   | 1.95  | 2.25  | V      |
| _                   | voitage                                      | EN_PSV high (set Auto_skip mode)                                                     | 2.4   | 2.65  | 2.9   | V      |
|                     |                                              | Hysteresis                                                                           | 100   | 175   | 250   | mV     |
| I <sub>EN PSV</sub> | EN_PSV source current                        | EN_PSV = GND, absolute value <sup>(1)</sup>                                          |       | 1     |       | μΑ     |
|                     | OD COMPARATOR                                |                                                                                      |       |       |       |        |
|                     |                                              | PG in from lower (PGOOD goes high)                                                   | 92.5% | 95%   | 97.5% |        |
|                     |                                              | PG low hysteresis (PGOOD goes low)                                                   | -4%   | -5.5% | -7%   |        |
| $V_{THPG}$          | PG threshold                                 | PG in from higher (PGOOD goes high)                                                  | 102%  | 105%  | 107%  |        |
|                     |                                              | PG high hysteresis (PGOOD goes low)                                                  | 4%    | 5.5%  | 7%    |        |
| I <sub>PGMAX</sub>  | PG sink current                              | PGOOD = 0.5 V                                                                        | 2.5   | 7.5   |       | mA     |
| T <sub>PGDEL</sub>  | PG delay                                     | Delay for PGOOD in                                                                   | 45    | 63    | 85    | μs     |
| CURRENT S           | BENSE                                        | *                                                                                    |       |       |       | -      |
| I <sub>TRIP</sub>   | TRIP source current                          | V <sub>TRIP</sub> < 0.3 V, T <sub>A</sub> = 25°C                                     | 9     | 10    | 11    | μA     |
| T <sub>CITRIP</sub> | ITRIP temperature coefffecient               | On the basis of 25°C                                                                 |       | 4500  |       | ppm/°C |
| V <sub>Rtrip</sub>  | Current limit threshold range setting range  | V <sub>TRIP-GND</sub> voltage <sup>(1)</sup> , all temperatures                      | 30    |       | 200   | mV     |
| V <sub>OCLoff</sub> | Overcurrent limit comparator offset          | (V <sub>TRIP-GND</sub> -V <sub>PGND-LL</sub> ) voltage V <sub>TRIP-GND</sub> = 60 mV | -10   | 0     | 10    | mV     |
| V <sub>UCLoff</sub> | Negative overcurrent limit comparator offset | $(V_{TRIP-GND}-V_{LL-PGND})$ voltage $V_{TRIP-GND} = 60$ mV,<br>EN_PSV = float       | -9.5  | 0.5   | 10.5  | mV     |
| $V_{ZCoff}$         | Zero crossing comparator offset              | V <sub>PGND-LL</sub> voltage, EN_PSV = 3.3 V                                         | -9.5  | 0.5   | 10.5  | mV     |
| UNDERVOL'           | TAGE AND OVERVOLTAGE PR                      | ROTECTION                                                                            |       |       |       |        |
| V <sub>OVP</sub>    | VFB OVP trip threshold                       | OVP detect                                                                           | 111%  | 115%  | 119%  |        |
| T <sub>OVPDEL</sub> | VFB OVP propagation delay                    | See <sup>(1)</sup>                                                                   |       | 1.5   |       | μs     |
| V                   | VER LIVE trip throughold                     | UVP detect                                                                           | 65%   | 70%   | 75%   |        |
| $V_{UVP}$           | VFB UVP trip threshold                       | Hysteresis                                                                           |       | 10%   |       |        |
| T <sub>UVPDEL</sub> | VFB UVP delay                                |                                                                                      | 22    | 32    | 42    | μs     |
| T <sub>UVPEN</sub>  | UVP enable delay                             | After 1.7 x T <sub>SS</sub> , UVP protection engaged                                 | 1.4   | 2     | 2.6   | ms     |
| THERMAL S           | HUTDOWN                                      |                                                                                      |       |       |       |        |
| <b>-</b>            | Thermal shutdown                             | Shutdown temperature <sup>(1)</sup>                                                  |       | 160   |       | °C     |
| T <sub>SDN</sub>    | threshold                                    | Hysteresis <sup>(1)</sup>                                                            |       | 12    |       | °C     |

<sup>(1)</sup> Ensured by design. Not production tested.



# **DEVICE INFORMATION**

#### **TERMINAL FUNCTIONS**

| TERMINAL |     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |
|----------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |
| DRVH     | 13  | 0   | High-side NFET gate driver output. Source 5 $\Omega$ , sink 1.5 $\Omega$ LL-node referenced driver. Drive voltage corresponds to VBST to LL voltage.                                                                                                                                                                          |
| DRVL     | 9   | 0   | Rectifying (low-side) NFET gate driver output. Source 5 $\Omega$ , sink 1.5 $\Omega$ PGND referenced driver. Drive voltage is V5DRV voltage.                                                                                                                                                                                  |
| EN_PSV   | 1   | I   | Enable/power save pin. Connect to ground to disable SMPS. Connect to 3.3 V or 5 V to turn on SMPS and activate skip mode. Float to turn on SMPS but disable skip mode (forced continuous conduction mode).                                                                                                                    |
| GND      | 7   | I   | Signal ground pin.                                                                                                                                                                                                                                                                                                            |
| LL       | 12  | I/O | High-side NFET gate driver return. Also serves as anode of overcurrent comparator.                                                                                                                                                                                                                                            |
| PGND     | 8   | I/O | Ground return for rectifying NFET gate driver. Also cathode of overcurrent protection and source node of the output discharge switch.                                                                                                                                                                                         |
| PGOOD    | 6   | 0   | Power-good window comparator, open-drain, output. Pull up to 5-V rail with a pull-up resistor. Current capability is 7.5 mA.                                                                                                                                                                                                  |
| TON      | 2   | I   | On-time / frequency adjustment pin. Connect to LL with 100-kΩ to 600-kΩ resistor.                                                                                                                                                                                                                                             |
| TRIP     | 11  | I   | Overcurrent trip point set input. Connect resistor from this pin to signal ground to set threshold for both overcurrent and negative overcurrent limit.                                                                                                                                                                       |
| VBST     | 14  | I   | Supply input for high-side NFET gate driver (boost terminal). Connect capacitor from this pin to LL-node. An internal PN diode is connected between V5DRV to this pin. Designer can add external schottky diode if forward drop is critical to drive the power NFET.                                                          |
| VFB      | 5   | I   | SMPS voltage feedback input. Connect the resistor divider here for adjustable output.                                                                                                                                                                                                                                         |
| VOUT     | 3   | I   | Connect to SMPS output. This terminal serves two functions: output voltage monitor for on-time adjustment, and input for the output discharge switch.                                                                                                                                                                         |
| V5DRV    | 10  | I   | 5-V Power supply input for FET gate drivers. Internally connected to VBST by a PN diode. Connect 1 μF or more between this pin and PGND to support instantaneous current for gate drivers.                                                                                                                                    |
| V5FILT   | 4   | I   | 5-V Power supply input for all the control circuitry except gate drivers. Supply 5-V ramp rate should be 17 mV/ $\mu$ s or less and T $_{\rm j}$ < 85°C to secure safe start- $\mu$ p of the internal reference circuit. Apply RC filter consists of 300 $\Omega$ + 1 $\mu$ F or 100 $\Omega$ + 4.7 $\mu$ F at the pin input. |

# QFN (RGY) PACKAGE (BOTTOM VIEW)



# TSSOP (PW) PACKAGE (TOP VIEW)





#### **FUNCTIONAL BLOCK DIAGRAM**



**DETAILED DESCRIPTION** 

#### **PWM OPERATION**

The main control loop of the TPS51117 is designed as an adaptive on-time pulse width modulation (PWM) controller. It supports proprietary D-CAP™ Mode that uses an internal compensation circuit and is suitable for minimal external component count configuration when an appropriate amount of ESR at the output capacitor(s) is allowed. Basic operation of D-CAP Mode can be described as follows.



At the beginning of each cycle, the synchronous high-side MOSFET is turned on, or becomes ON state. This MOSFET is turned off, or becomes OFF state, after the internal one shot timer expires. This one shot is determined by  $V_{IN}$  and  $V_{OUT}$  to keep the frequency fairly constant over the input voltage range at steady state, hence it is called adaptive on-time control or *fixed frequency emulated* on-time control (see PWM frequency and Adaptive On-Time Control). The MOSFET is turned on again when both feedback information, monitored at  $V_{FB}$  voltage, indicates insufficient output voltage AND inductor current information indicates below the overcurrent limit. Repeating the operation in this manner, the controller regulates the output voltage. The synchronous low-side or *rectifying* MOSFET is turned on each OFF state to keep the conduction loss to a minimum.

The TPS51117 supports selectable PWM-only and auto-skip operation modes. If EN\_PSV is grounded, the switching regulator is disabled. If the EN\_PSV pin is connected to 3.3 V or 5 V, the regulator is enabled with auto-skip mode selected. The rectifying MOSFET is turned off when inductor current information detects zero level. This enables a seamless transition to reduced frequency operation during a light load condition so that high efficiency is maintained over a broad range of load currents. If the EN\_PSV pin is floated, it is internally pulled up to 1.95 V, and the regulator is enabled with PWM-only mode selected. The rectifying MOSFET is not turned off when inductor current reaches zero. The converter runs forced continuous conduction mode for the entire load range. System designers may want to use this mode to avoid a certain frequency during a light load condition but with the cost of low efficiency. However, be aware the output has the capability to both source and sink current in this mode. If the output terminal is connected to a voltage source higher than the regulator's target, the converter sinks current from the output and boosts the charge into the input capacitor. This may cause unexpected high voltage at VIN and may damage the power FETs.

DC output voltage can be set by the external resistor divider as follows (refer to Figure 23, Figure 24, and Figure 25).

$$V_{OUT} = \left(1 + \frac{R_1}{R_2}\right) \times 0.75 \text{ V} \tag{1}$$

#### LIGHT LOAD CONDITION WITH AUTO-SKIP FUNCTION

If auto-skip mode is selected, the TPS51117 automatically reduces the switching frequency during a light load condition to maintain high efficiency. This reduction of frequency is achieved smoothly and without an increase of  $V_{out}$  ripple or load regulation. Detailed operation is described as follows. As the output current decreases from a heavy load condition, the inductor current is also reduced and eventually comes to the point that its *valley* touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when this zero inductor current is detected. Since the output voltage is still higher than the reference at this moment, both high-side and low-side MOSFETs are turned off and wait for the next cycle. As the load current decreases further, the converter runs in discontinuous conduction mode, taking longer time to discharge the output capacitor below the reference voltage. Note the ON time is kept the same as during the heavy load condition. In reverse, when the output current increases from a light load to a heavy load, the switching frequency increases to the preset value as the inductor current reaches to the continuous conduction. The transition load point to light load operation,  $I_{OUT(LL)}$  (i.e., the threshold between continuous and discontinuous conduction mode), can be calculated as follows:

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$
(2)

where  $f_{sw}$  is the PWM switching frequency.

Switching frequency versus output current in the light load condition is a function of L,  $f_{sw}$ ,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportional to the output current from the  $I_{OUT(LL)}$  given above. For example, it is about 60 kHz at  $I_{OUT(LL)}$ /5 if the PWM switching frequency is 300 kHz.



#### PWM FREQUENCY AND ADAPTIVE ON-TIME CONTROL

The TPS51117 employs an adaptive on-time control scheme and does not have a dedicated oscillator on board. However, the device emulates a constant frequency by feed-forwarding the input and output voltages into the on-time one-shot timer. The ON time is controlled inverse proportional to the input voltage, and proportional to the output voltage, so that the duty ratio is kept as  $V_{OUT}/V_{IN}$  technically with the same cycle time. Equation 3 shows a simplified calculation of the on time.

$$T_{ON} = 19 \times 10^{-12} \times R_{TON} \left( \frac{(2/3)V_{OUT} + 100 \text{ mV}}{V_{IN}} \right) + 50 \text{ ns}$$
 (3)

Here,  $R_{TON}$  is the external resistor connected from TON pin to the LL node. In the equation, 19 pF represents the internal timing capacitor with some typical parasitic capacitance at the TON pin. Also, 50 nsec is the turn-off delay time contributed by the internal circuit and that of the high-side MOSFET. Although this equation provides a good approximation to start with, the accuracy depends on each design and selection of the high-side MOSFET. Figure 1 shows the relationship of  $R_{TON}$  to the switching frequency.



Figure 1. Switching Frequency vs R<sub>TON</sub>

The TPS51117 does not have a pin connected to VIN, but the input voltage information comes from the switch node (LL node) during the *ON* state. An advantage of LL monitoring is that the loss in the high-side NFET is now a part of the on-time calculation, thereby making the frequency more stable with load.

Another consideration about frequency is jitter. Jitter may be caused by many reasons, but the constant on-time D-CAP mode scheme has some amount of inherent jitter. Since the output voltage ripple height is in the range of a couple of tens of milli-volts. A milli-volt order of noise on the feedback signal can affect the frequency by a few to ten percent. This is normal operation and has little harm to the power supply performance.

#### LOW-SIDE DRIVER

The low-side driver is designed to drive high-current, low  $R_{DS(on)}$  N-channel MOSFET(s). The drive capability is represented by its internal resistance, which is 5  $\Omega$  for V5DRV to DRVL and 1.5  $\Omega$  for DRVL to PGND. A dead time to prevent shoot through is internally generated between high-side MOSFET off to low-side MOSFET on, and low-side MOSFET off to high-side MOSFET on. A 5-V bias voltage is delivered from V5DRV supply. The average drive current is calculated by the FET gate charge at  $V_{gs} = 5$  V times the switching frequency. The instantaneous drive current is supplied by an input capacitor connected between V5DRV and GND.



#### **HIGH-SIDE DRIVER**

The high-side driver is designed to drive high-current, low  $R_{DS(on)}$  N-channel MOSFET(s). When configured as a floating driver, 5-V bias voltage is delivered from V5DRV supply. An internal PN diode is connected between V5DRV to VBST. The designer can add an external schottky diode if forward drop is critical to drive the high-side NFET or to achieve the last one percent efficiency improvement. The average drive current is also estimated by the gate charge at  $V_{gs} = 5$  V times the switching frequency. The instantaneous drive current is supplied by the flying capacitor between the VBST pin and LL pin. The drive capability is represented by its internal resistance, which is 5  $\Omega$  for VBST to DRVH and 1.5  $\Omega$  for DRVH to LL.

#### SOFTSTART

The TPS51117 has an internal, 1.2-ms, voltage servo softstart with overcurrent limit. When the EN\_PSV pin becomes high, an internal DAC begins ramping up the reference voltage to the error amplifier. Smooth control of the output voltage is maintained during start up.

#### **POWERGOOD**

The TPS51117 has power-good output. PGOOD is an open drain 7.5-mA pull-down output. This pin should be typically connected to a 5-V power supply node through a  $100-k\Omega$  resistor. The power-good function is activated after the soft start has finished. If the output voltage becomes within  $\pm 5\%$  of the target value, internal comparators detect the power-good state and the power-good signal becomes high after a 64- $\mu$ s internal delay. If the output voltage goes outside  $\pm 10\%$  of the target value, the power-good signal becomes low immediately.

# **OUTPUT DISCHARGE CONTROL (SOFTSTOP)**

The TPS51117 discharges output when EN\_PSV is low or the converter is in a fault condition (UVP, OVP, UVLO, or thermal shutdown). The TPS51117 discharges output using an internal  $20-\Omega$  MOSFET which is connected to VOUT and PGND. The discharge time-constant is a function of the output capacitance and resistance of the discharge transistor.

#### **OVERCURRENT LIMIT**

The TPS51117 has cycle-by-cycle overcurrent limiting control. Inductor current is monitored during the *OFF* state and the controller keeps the *OFF* state when inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and a cost effective solution, the TPS51117 supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . The TRIP terminal sources 10- $\mu$ A  $I_{TRIP}$  current, and the trip level is set to the OCL trip voltage,  $V_{TRIP}$  as in the following equation.

$$V_{TRIP}(mV) = R_{TRIP}(k\Omega) \times 10 \ (\mu A)$$
 (4)

Inductor current is monitored by the voltage between the PGND pin and the LL pin so the LL pin should be connected to the drain terminal of the low-side MOSFET.  $I_{TRIP}$  has 4500 ppm/°C temperature coefficient to compensate the temperature dependency of the  $R_{DS(on)}$ . PGND is used as the positive current sensing node so PGND should be connected to the source terminal of the bottom MOSFET.

As the comparison is done during the OFF state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at overcurrent threshold,  $I_{ocp}$ , can be calculated as follows;

$$I_{\text{ocp}} = V_{\text{TRIP}}/R_{\text{DS(on)}} + I_{\text{ripple}}/2 = \frac{V_{\text{TRIP}}}{R_{\text{DS(on)}}} + \frac{1}{2 \times L \times f} \times \frac{\left(V_{\text{IN}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN}}}$$
(5)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall. Eventually it crosses the undervoltage protection threshold and shutdown.

Copyright © 2005–2009, Texas Instruments Incorporated



# **NEGATIVE OVERCURRENT LIMIT (PWM-ONLY MODE)**

The TPS51117 also supports cycle-by-cycle negative overcurrent limiting in PWM-only mode. The overcurrent limit is set to be negative but is the same absolute value as the positive overcurrent limit. If output voltage continues to rise, the bottom MOSFET stays on, thus inductor current is reduced and reverses direction after it reaches zero. When there is too much negative current in the inductor, the bottom MOSFET is turned off and the current flows to VIN through the body diode of the top MOSFET. Because this protection reduces current to discharge the output capacitor, output voltage tends to rise, eventually hitting the overvoltage protection threshold and shutdown. In order to prevent false OVP from triggering, the bottom MOSFET is turned on again 400 ns after it is turned off. If the device hits the negative overcurrent threshold again before output voltage is discharged to the target level, the bottom MOSFET is turned off and the process repeats, which is called *NOCL Buzz*. It ensures maximum allowable discharge capability when output voltage continues to rise. On the other hand, if the output voltage is discharged to the target level before the NOCL threshold is reached, the bottom MOSFET is turned off, the top MOSFET is then turned on, and the device resumes normal operation.

#### **OVERVOLTAGE PROTECTION**

The TPS51117 monitors a resistor divided feedback voltage to detect overvoltage and undervoltage condition. When the feedback voltage becomes higher than 115% of the target value, the top MOSFET is turned off and the bottom MOSFET is turned on immediately. The output is also discharged by the internal  $20-\Omega$  transistor. Also, the TPS51117 monitors VOUT terminal voltage directly and if it becomes greater than 5.75 V, it turns off the top MOSFET driver.

#### UNDERVOLTAGE PROTECTION

When the feedback voltage becomes lower than 70% of the target value, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 32  $\mu$ s, the TPS51117 latches off the high-side and low-side MOSFETs and discharges the output with the internal 20- $\Omega$  transistor. This function is enabled after 2 ms from when EN PSV is brought high, i.e., UVP is disabled during start up.

#### START UP SEQUENCE

Referring to Figure 2 which illustrates the timing sequence, to guarantee the proper startup the TPS51117, always ensure that  $V_{EN\ PSV}$  is less or equal to that of  $V_{V5FILT}$  prior to  $V_{V5FILT}$  reaching  $V_{UVLO}$ .



Figure 2. Startup Timing Sequence



#### **UVLO PROTECTION**

The TPS51117 has V5FILT undervoltage lockout protection (UVLO). When the V5FILT voltage is lower than the UVLO threshold voltage, the TPS51117 is shut off. This is a nonlatched protection.

#### THERMAL SHUTDOWN

The TPS51117 monitors the temperature of itself. If the temperature exceeds the threshold value (typically 160°C), the TPS51117 shuts itself off. Both top and bottom gate drivers are tied low with output discharged through the VOUT terminal. This is also a nonlatched protection. The device recovers once the temperature has decreased approximately 12°C.



# **TYPICAL CHARACTERISTICS**





Figure 4.



Figure 5.



Figure 6.









Figure 9.



Figure 8.



Figure 10.





Figure 11.



2.5 V OUTPUT VOLTAGE vs OUTPUT CURRENT



Figure 12.



Figure 14.





Figure 15.



Figure 16.

#### 1.05 V LOAD TRANSIENT RESPONSE



Figure 17.

#### 2.5 V LOAD TRANSIENT RESPONSE



Figure 18.



# MODE TRANSITION AUTO-SKIP TO PWM

# Tek Stopped 63 Acqs V<sub>O</sub> (20 mV/div) LL (10 V/div) EN\_PSV (5 V/div) Ch1 10.0V Bw Ch2 20.0mV Bw M 4.0µs 1.25GS/s 800ps/pt Ch3 5.0V Bw Ch4 5.0V Bw A Ch4 3.35V

Figure 19.

#### 2.5 V START-UP WAVEFORMS



Figure 21.

# MODE TRANSITION PWM TO AUTO-SKIP



Figure 20.

#### 2.5 SHUTDOWN WAVEFORMS



Figure 22.



#### APPLICATION INFORMATION

#### LOOP COMPENSATION AND EXTERNAL PARTS SELECTION

# **D-CAP™** Mode Operation

A buck converter system using D-CAP™ Mode can be simplified as shown in Figure 23.



Figure 23. Simplified Diagram of the Modulator

The VFB voltage is compared with the internal reference voltage after the divider resistors. The PWM comparator determines the timing to turn on the top MOSFET. The gain and speed of the comparator is high enough to keep the voltage at the beginning of each on cycle (or the end of off cycle) substantially constant. The DC output voltage may have line regulation due to ripple amplitude that slightly increases as the input voltage increases.

For loop stability, the 0 dB frequency,  $f_0$ , defined in the follow equation must be lower than 1/4 of the switching frequency.

$$f_0 = \frac{1}{2\pi \times \text{ESR} \times \text{Co}} \le \frac{f_{\text{SW}}}{4} \tag{6}$$

As  $f_0$  is determined solely by the output capacitor characteristics, loop stability of D-CAP<sup>TM</sup> Mode is determined by capacitor chemistry. For example, specialty polymer capacitors (SP-CAP) have Co in the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These values make  $f_0$  in the order of 100 kHz or less and the loop is stable. However, ceramic capacitors have  $f_0$  at more than 700 kHz, which is not suitable for this operational mode.

Although D-CAP<sup>TM</sup> Mode provides many advantages such as ease-of-use, minimum external component configuration, and extremely short response time, due to not employing an error amplifier in the loop, a sufficient feedback signal needs to be provided by an external circuit to reduce the jitter level. The required signal level is approximately 15 mV at the comparing point. This generates  $V_{ripple} = (V_{OUT}/0.75) \times 15$  mV at the output node. The output capacitor ESR should meet this requirement.

The external component selection is simple in D-CAP™ Mode:

1. Determine the value of R1 and R2

The recommended R2 value is 10 k $\Omega$  to 100 k $\Omega$ . Calculate R1 by Equation 7.

$$R1 = \frac{\left(V_{OUT} - 0.75\right)}{0.75} \times R2 \tag{7}$$

2. Choose R<sub>TON</sub>



Switching frequency is usually determined by the overall view of the DC-DC converter design of: size, efficiency or cost, and mostly dictated by external component constraints such as the size of inductor and/or output capacitor. In the case where an extremely low or high duty factor is expected, the minimum on-time or off-time also needs to be considered to satisfy the required duty factor. Once the switching frequency is decided, R<sub>TON</sub> can be determined by Equation 8 and Equation 9,

$$T_{ON(max)} = \frac{1}{f} \times \frac{V_{OUT}}{V_{IN(min)}}$$
(8)

$$R_{TON} = \frac{3}{2} \times \frac{\left(T_{ON(max)} - 50 \text{ ns}\right)}{19 \times 10^{-12}} \times \frac{V_{IN(min)}}{\left(V_{OUT} + 150 \text{ mV}\right)} [\Omega]$$
(9)

#### Choose inductor

A good starting point inductance value is where the ripple current is approximately 1/4 to 1/2 of the maximum output current.

$$L_{\mathsf{IND}} = \frac{1}{\mathsf{I}_{\mathsf{IND}(\mathsf{ripple})} \times f} \times \frac{\left(\mathsf{V}_{\mathsf{IN}(\mathsf{max})} - \mathsf{V}_{\mathsf{OUT}}\right) \times \mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}(\mathsf{max})}} = \frac{3}{\mathsf{I}_{\mathsf{OUT}(\mathsf{max})} \times f} \times \frac{\left(\mathsf{V}_{\mathsf{IN}(\mathsf{max})} - \mathsf{V}_{\mathsf{OUT}}\right) \times \mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}(\mathsf{max})}} \tag{10}$$

For applications that require fast transient response with minimum  $V_{OUT}$  overshoot, consider a smaller inductance than above. The cost of a small inductance value is higher steady state ripple, larger line regulation, and higher switching loss.

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated as follows.

$$I_{\text{IND(peak)}} = \frac{V_{\text{TRIP}}}{R_{\text{DS(on)}}} + \frac{1}{L \times f} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$
(11)

# 4. Choose output capacitor(s)

Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. Determine ESR to meet the required ripple voltage above. A quick approximation is shown in Equation 12.

$$\mathsf{ESR} = \frac{\mathsf{V}_{\mathsf{OUT}} \times 0.015}{\mathsf{I}_{\mathsf{ripple}} \times 0.75} \approx \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{I}_{\mathsf{OUT}(\mathsf{max})}} \times 60 \, [\mathsf{m}\Omega] \tag{12}$$

#### 5. Choose MOSFETs

Loss-less current sensing and overcurrent protection of the TPS51117 is determined by  $R_{DS(on)}$  of the low-side MOSFET. So,  $R_{DS(on)}$  times the inductor current value at the overcurrent point should be in the range of 30 mV to 200 mV for the entire operational temperature range. Assuming a 20% guard band,  $R_{DS(on)}$  in the following equation should satisfy the full temperature range.

$$\frac{30 \text{ mV}}{1.2 \times I_{\text{OUT(max)}} - 0.5 \times I_{\text{ripple}}} \leq R_{\text{DS(on)}} \leq \frac{200 \text{ mV}}{1.2 \times I_{\text{OUT(max)}} - 0.5 \times I_{\text{ripple}}}$$
(13)

#### 6. Choose R<sub>trip</sub>

Once the low-side FET is decided, select an appropriate  $R_{trip}$  value that provides  $V_{trip}$  equal to  $R_{DS(on)}$  times  $I_{peak}$ .

#### 7. LPF for V5FILT

In order to reject high frequency noise and also secure safe start-up of the internal reference circuit, apply 1  $\mu$ F of MLCC closely at the V5FILT pin with a 300- $\Omega$  resistor to create a LPF between +5-V supply and the pin.

8. VBST capacitor, VBST diode



Apply 0.1-µF MLCC between VBST and the LL node as the flying capacitor for the high-side FET driver. The TPS51117 has its own boost diode on-board between V5DRV and VBST. This is a PN junction diode and strong enough for most typical applications. However, in case efficiency has priority over cost, the designer may add a Schottky diode externally to improve gate drive voltage of the high-side FET. A Schottky diode has a higher leakage current, especially at high temperature, than a PN junction diode. A low leakage diode should be selected in order to maintain VBST voltage during low frequency operation in skip mode.

#### THERMAL CONSIDERATION

Power dissipation of the TPS51117 is mainly generated from the FET drivers. Average drive current can be estimated by gate charge,  $Q_{\alpha}$ , times the switching frequency.

$$I_{G} = Q_{g} \times f_{SW} \tag{14}$$

Q<sub>n</sub> is the charge needed to charge gate capacitance up to the V5DRV voltage of 5 V. Actual values are shown on MOSFET datasheets provided by the manufacturer. Total power dissipation, therefore, to drive the top and bottom MOSFETs can be calculated by the following equation Equation 15.

$$W_{DRIVE} = V_{V5DRV} \times \left(Q_{g(top)} + Q_{g(btm)}\right) \times f_{sw}$$
(15)

This power plus a small amount of dissipation (less than 5 mW) from controller circuitry needs to be effectively dissipated from the package. Maximum power dissipation allowed for the package is calculated by:

$$W_{PKG} = \frac{T_{J(max)} - T_{A(max)}}{\theta_{JA}}$$
(16)

#### Where

- T<sub>J(max)</sub> is 125°C
- T<sub>A(max)</sub> is the maximum ambient temperature in the system
- $\theta_{JA}$  is the thermal resistance from the silicon junction to the ambient

This thermal resistance strongly depends on board layout. The TPS51117 is assembled in a standard TSSOP package and the heat mainly moves to the board through its leads.

#### LAYOUT CONSIDERATIONS

Certain points must be considered before starting a layout work using the TPS51117.

- Connect the RC low-pass filter from 5-V supply to V5FILT, 300 Ω and 1 μF are recommended. Place the filter capacitor close to the device, within 12 mm (0.5 inches) if possible.
- Connect the overcurrent setting resistors from TRIP to GND close to the device, right next to the device, if possible. The trace from TRIP to resistor and resistor to GND should avoid coupling to a high voltage switching node.
- The discharge path (VOUT) should have a dedicated trace to the output capacitor(s); separate from the output voltage sensing trace, and use a 1,5 mm (60 mils) or wider trace with no loops. Make sure the feedback current setting resistor (the resistor between VFB to GND) is tied close to the device GND. The trace from this resistor to the VFB pin should be short and thin. Place on the component side and avoid vias between this resistor and the device.
- Connections from the drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use a 0.65 mm (25 mils) or wider trace.
- All sensitive analog traces and components such as VOUT, VFB, GND, EN PSV, PGOOD, TRIP, V5FILT, and TON should be placed away from high-voltage switching nodes such as LL, DRVL, DRVH or VBST to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components.
- Gather the ground terminals of the V<sub>IN</sub> capacitor(s), V<sub>OUT</sub> capacitor(s), and the source of the low-side MOSFETs as close as possible. GND (signal ground) and PGND (power ground) should be connected strongly together near the device. The PCB trace defined as LL node, which connects to the source of the high-side MOSFET, the drain of the low-side MOSFET, and the high-voltage side of the inductor, should be as short and wide as possible.

Copyright © 2005-2009, Texas Instruments Incorporated





Figure 24. 1.05-V/10-A Application From VBAT (PW Package)



Figure 25. 1.05-V/10-A Application From VBAT (RGY Package)

**Table 1. Typical Application Circuit Components** 

| SYMBOL   | SPECIFICATION        | MANUFACTURER            | PART NUMBER             |
|----------|----------------------|-------------------------|-------------------------|
| C1A, C1B | 470 μF, 2.5 V, 12 mΩ | SANYO                   | 2R5TPE470MC             |
| C2       | 10 μF, 25 V, 2 pcs   | Murata                  | GRM31CR61E106KA12B      |
| L1       | 1.0 µH               | Vishay, Toko            | IHLP-5050, FDA1254-1R0M |
| Q1       | 30V, 13 mΩ           | International Rectifier | IRF7821                 |
| Q2       | 30 V, 5.8 mΩ         | International Rectifier | IRF8113                 |
| R4       | 8.06 kΩ              | _                       | Std                     |



# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | Changes from Revision A (June, 2009) to Revision B |    |  |  |  |  |  |  |
|----|----------------------------------------------------|----|--|--|--|--|--|--|
| •  | Added Start Up Sequence section                    | 10 |  |  |  |  |  |  |
| •  | Added Start Up Timing Sequence diagram             | 10 |  |  |  |  |  |  |





.com 24-Jan-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS51117PW       | ACTIVE | TSSOP        | PW      | 14   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 51117             | Samples |
| TPS51117PWG4     | ACTIVE | TSSOP        | PW      | 14   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 51117             | Samples |
| TPS51117PWR      | ACTIVE | TSSOP        | PW      | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 51117             | Samples |
| TPS51117PWRG4    | ACTIVE | TSSOP        | PW      | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 51117             | Samples |
| TPS51117RGYR     | ACTIVE | VQFN         | RGY     | 14   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 51117             | Samples |
| TPS51117RGYRG4   | ACTIVE | VQFN         | RGY     | 14   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 51117             | Samples |
| TPS51117RGYT     | ACTIVE | VQFN         | RGY     | 14   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 51117             | Samples |
| TPS51117RGYTG4   | ACTIVE | VQFN         | RGY     | 14   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 51117             | Samples |

 $<sup>^{(1)}</sup>$  The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# **PACKAGE OPTION ADDENDUM**

24-Jan-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

PACKAGE MATERIALS INFORMATION

www.ti.com 19-Feb-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51117PWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS51117RGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |
| TPS51117RGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |
| TPS51117RGYT | VQFN            | RGY                | 14 | 250  | 180.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |
| TPS51117RGYT | VQFN            | RGY                | 14 | 250  | 180.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |

www.ti.com 19-Feb-2013



\*All dimensions are nominal

| 7 til dilliciololio die Horilita |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS51117PWR                      | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| TPS51117RGYR                     | VQFN         | RGY             | 14   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS51117RGYR                     | VQFN         | RGY             | 14   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS51117RGYT                     | VQFN         | RGY             | 14   | 250  | 210.0       | 185.0      | 35.0        |
| TPS51117RGYT                     | VQFN         | RGY             | 14   | 250  | 210.0       | 185.0      | 35.0        |

PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (S-PVQFN-N14)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-2/0 11/11

NOTE: All linear dimensions are in millimeters



# RGY (S-PVQFN-N14)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>