











#### PCM1753, PCM1754, PCM1755

SLES092D - APRIL 2010 - REVISED AUGUST 2015

# PCM175x 24-Bit 192-kHz Sampling Enhanced Multi-Level Delta-Sigma Audio Digital-to-**Analog Converter**

## **Features**

24-Bit Resolution

Analog Performance ( $V_{CC} = 5 \text{ V}$ )

Dynamic Range: 106 dB

SNR: 106 dB, Typical

THD+N: 0.002%, Typical

Full-Scale Output: 4 V<sub>PP</sub>, Typical

4x/8x Oversampling Digital Filter

Stop-Band Attenuation: –50 dB

Pass-Band Ripple: ±0.04 dB

Sampling Frequency: 5 kHz to 200 kHz

System Clock: 128 f<sub>S</sub>, 192 f<sub>S</sub>, 256 f<sub>S</sub>, 384 f<sub>S</sub>, 512 f<sub>S</sub>, 768 f<sub>S</sub>, 1152 f<sub>S</sub> with Auto Detect

Hardware Control (PCM1754)

I<sup>2</sup>S and 16-Bit Word, Right-Justified

44.1 kHz Digital De-Emphasis

Soft Mute

Zero Flag for L-, R-Channel Common Output

Power Supply: 5-V Single Supply

Small 16-Lead SSOP Package, Lead-Free

# 3 Description

The PCM175x devices are stereo digital-to-analog converters (DACs) based on TI's enhanced deltasigma architecture which employ 4th-order noise shaping and 8-level amplitude quantization to achieve excellent dynamic performance and improved clock jitter tolerance. The PCM175x devices easily interface with audio DSP and decoder chips because of the devices' support of industry-standard audio data formats with 16- and 24-bit data. The PCM175x devices can be controlled in a hardware mode, or a full set of user-programmable functions is accessible through a three-wire serial control port, which supports register-write functions.

The PCM1753 is pin-compatible with the PCM1748, PCM1742, and PCM1741, except for pin 5.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| PCM1753     |           |                   |
| PCM1754     | SSOP (16) | 3.90 mm × 4.90 mm |
| PCM1755     |           |                   |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Applications**

- A/V Receivers
- **HDTV** Receivers
- Car Audio Systems
- Other Applications Requiring 24-Bit Audio

#### **Functional Block Diagram**





## **Table of Contents**

| 1 | Features 1                                | 8.3     | Feature Description                         | 12               |
|---|-------------------------------------------|---------|---------------------------------------------|------------------|
| 2 | Applications 1                            | 8.4     | Device Functional Modes                     | 17               |
| 3 | Description 1                             | 8.5     | Programming                                 | 18               |
| 4 | Revision History                          | 8.6     | Register Maps                               | 19               |
| 5 | Device Comparison Table                   | 9 Appl  | lication and Implementation                 | 24               |
| 6 | Pin Configuration and Functions           | 9.1     | Application Information                     | <mark>2</mark> 4 |
|   | _                                         |         | Typical Application                         |                  |
| 7 | Specifications 4                          | 10 Pow  | er Supply Recommendations                   | 29               |
|   | 7.1 Absolute Maximum Ratings              | 11 Lay  | out                                         | 29               |
|   | 7.2 ESD Ratings                           |         | Layout Guidelines                           |                  |
|   | 7.4 Thermal Information                   |         | Layout Example                              |                  |
|   | 7.5 Electrical Characteristics 5          | 12 Devi | ice and Documentation Support               | 31               |
|   | 7.6 System Clock Input Timing             | 12.1    |                                             |                  |
|   | 7.7 Audio Interface Timing                | 12.2    | Related Links                               | 31               |
|   | 7.8 Control Interface Timing Requirements | 12.3    |                                             |                  |
|   | 7.9 Typical Characteristics8              | 12.4    |                                             |                  |
| 8 | Detailed Description                      | 12.5    | Electrostatic Discharge Caution             | 31               |
| U | 8.1 Overview                              | 12.6    | Glossary                                    | 31               |
|   | 8.2 Functional Block Diagram              |         | hanical, Packaging, and Orderable<br>mation | 31               |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision C (February 2009) to Revision D

**Page** 

Added ESD Ratings table, Recommended Operating Conditions table, Feature Description section, Device
Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout
section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section...... 1

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## 5 Device Comparison Table

| FEATURE                     | PCM1753-Q1                                    | PCM1754-Q1                                          |  |
|-----------------------------|-----------------------------------------------|-----------------------------------------------------|--|
| Audio-data interface format | I <sup>2</sup> S, standard, left-justified    | l <sup>2</sup> S, standard                          |  |
| Audio-data bit length       | 16-bit, 18-bit, 20-bit, and 24-bit selectable | 16-bit and 24-bit I <sup>2</sup> S, 16-bit standard |  |
| Audio data format           | MSB first, 2s complement                      |                                                     |  |

## 6 Pin Configuration and Functions



**Table 1. Pin Functions** 

|             | Table 1. Fill Fullctions |         |     |                                                                  |  |  |  |
|-------------|--------------------------|---------|-----|------------------------------------------------------------------|--|--|--|
|             | PIN                      |         |     |                                                                  |  |  |  |
| NAME        | PCM1753/<br>55           | PCM1754 | I/O | DESCRIPTION                                                      |  |  |  |
| AGND        | 9                        | 9       | _   | Analog ground                                                    |  |  |  |
| BCK         | 1                        | 1       |     | Audio-data bit-clock input                                       |  |  |  |
| DATA        | 2                        | 2       |     | Audio-data digital input                                         |  |  |  |
| DEMP        | -                        | 13      | 1   | De-emphasis control                                              |  |  |  |
| DGND        | 4                        | 4       | _   | Digital ground                                                   |  |  |  |
| FMT         |                          | 15      | 1   | Data format select                                               |  |  |  |
| LRCK        | 3                        | 3       | 1   | L-channel and R-channel audio data latch enable input            |  |  |  |
| MC          | 14                       | ·       |     | Mode control clock input                                         |  |  |  |
| MD          | 13                       | -       | 1   | Mode control data input                                          |  |  |  |
| ML          | 15                       | -       | 1   | Mode control latch input                                         |  |  |  |
| MUTE        | -                        | 14      | 1   | Analog mixing control                                            |  |  |  |
| NC          | 5                        | 5       |     | No connection                                                    |  |  |  |
| SCK         | 16                       | 16      | 1   | System clock input                                               |  |  |  |
| TEST        | -                        | 12      | 1   | Test pin. Ground or open                                         |  |  |  |
| VCC         | 6                        | 6       | _   | Analog power supply, 5 V                                         |  |  |  |
| VCOM        | 10                       | 10      |     | Common voltage decoupling                                        |  |  |  |
| VOUTL       | 7                        | 7       | 0   | Analog output for L-channel                                      |  |  |  |
| VOUTR       | 8                        | 8       | 0   | Analog output for R-channel                                      |  |  |  |
| ZEROR/ZEROA | 11                       | 11      | 0   | Zero flag output for R-channel/Zero flag output for L-/R-channel |  |  |  |
| ZEROL/NA    | 12                       | •       | 0   | Zero flag output for L-channel/Not assigned                      |  |  |  |

Copyright © 2010–2015, Texas Instruments Incorporated



## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                       |                 | MIN  | MAX  | UNIT |
|---------------------------------------|-----------------|------|------|------|
| Supply voltage                        | V <sub>CC</sub> | -0.3 | 6.5  | V    |
| Ground voltage differences            | AGND, DGND      |      | ±0.1 | V    |
| Input voltage                         |                 | -0.3 | 6.5  | V    |
| Input current (any pins excep         | supplies)       |      | ±10  | mA   |
| Ambient temperature under b           | ias             | -40  | 85   | °C   |
| Junction temperature                  |                 |      | 150  | °C   |
| Storage temperature, T <sub>stg</sub> |                 | -55  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |               | MIN | NOM | MAX | UNIT |
|-----------------|---------------|-----|-----|-----|------|
| V <sub>CC</sub> | Voltage range | 4.5 | 5   | 5.5 | V    |

## 7.4 Thermal Information

|                      |                                              | PCM175x    |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBQ (SSOP) | UNIT |
|                      |                                              | 16 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 104.1      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 53         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 46.9       | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 10.3       | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 46.4       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: PCM1753 PCM1754 PCM1755

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.5 Electrical Characteristics

All specifications at  $T_A = 25$ °C,  $V_{CC} = 5$  V,  $f_S = 44.1$  kHz, system clock = 384  $f_S$ , and 24-bit data (unless otherwise noted)

|                 | PARAMETER                                                  | TEST CONDITIONS                             | MIN                   | TYP                                                                                                                        | MAX      | UNIT        |
|-----------------|------------------------------------------------------------|---------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|----------|-------------|
|                 | Resolution                                                 |                                             |                       | 24                                                                                                                         |          | Bits        |
| DATA F          | ORMAT                                                      |                                             |                       |                                                                                                                            | •        |             |
| f <sub>S</sub>  | Sampling frequency                                         |                                             | 5                     |                                                                                                                            | 200      | kHz         |
|                 | System clock frequency                                     |                                             | 1<br>2<br>3<br>5<br>7 | 28 f <sub>S</sub><br>92 f <sub>S</sub><br>56 f <sub>S</sub><br>84 f <sub>S</sub><br>12 f <sub>S</sub><br>68 f <sub>S</sub> |          | kHz         |
| DIGITAI         | L INPUT/OUTPUT                                             |                                             |                       |                                                                                                                            |          |             |
|                 | Logic family                                               |                                             | -                     | TTL compa                                                                                                                  | atible   |             |
| V <sub>IH</sub> | Input logic level, high                                    |                                             | 2                     |                                                                                                                            |          | VDC         |
| V <sub>IL</sub> | Input logic level, low                                     |                                             |                       |                                                                                                                            | 0.8      | VDC         |
| I <sub>IH</sub> | Input logic current, high (SCK, BCK, DATA, and LRCK pins)  | $V_{IN} = V_{CC}$                           |                       |                                                                                                                            | 10       | μΑ          |
| I <sub>IL</sub> | Input logic current, low (SCK, BCK, DATA, and LRCK pins)   | V <sub>IN</sub> = 0 V                       |                       |                                                                                                                            | -10      | μΑ          |
| I <sub>IH</sub> | Input logic current, high (TEST, DEMP, MUTE, and FMT pins) | V <sub>IN</sub> = V <sub>CC</sub>           |                       | 65                                                                                                                         | 100      | μΑ          |
| I <sub>IL</sub> | Input logic current, low (TEST, DEMP, MUTE, and FMT pins)  | V <sub>IN</sub> = 0 V                       |                       |                                                                                                                            | -10      | μΑ          |
| V <sub>OH</sub> | Output logic level, high (ZEROA pin)                       | I <sub>OH</sub> = -1 mA                     | 2.4                   |                                                                                                                            |          | VDC         |
| V <sub>OL</sub> | Output logic level, low (ZEROA pin)                        | I <sub>OL</sub> = 1 mA                      |                       |                                                                                                                            | 0.4      | VDC         |
| DYNAM           | IIC PERFORMANCE(1)(2)                                      |                                             |                       |                                                                                                                            | <u>.</u> |             |
|                 |                                                            | f <sub>S</sub> = 44.1 kHz                   |                       | 0%                                                                                                                         | 0.01%    |             |
|                 | THD+N at VOUT = 0 dB                                       | f <sub>S</sub> = 96 kHz                     |                       | 0%                                                                                                                         |          |             |
|                 |                                                            | f <sub>S</sub> = 192 kHz                    |                       | 0%                                                                                                                         |          |             |
|                 |                                                            | f <sub>S</sub> = 44.1 kHz                   |                       | 0.65%                                                                                                                      |          |             |
|                 | THD+N at VOUT = -60 dB                                     | f <sub>S</sub> = 96 kHz                     |                       | 0.80%                                                                                                                      |          |             |
|                 |                                                            | f <sub>S</sub> = 192 kHz                    |                       | 0.95%                                                                                                                      |          |             |
|                 |                                                            | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 100                   | 106                                                                                                                        |          |             |
|                 | Dynamic range                                              | A-weighted, f <sub>S</sub> = 96 kHz         |                       | 104                                                                                                                        |          | dB          |
|                 |                                                            | A-weighted, f <sub>S</sub> = 192 kHz        |                       | 102                                                                                                                        |          |             |
|                 |                                                            | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz | 100                   | 106                                                                                                                        |          |             |
|                 | Signal-to-noise ratio                                      | A-weighted, f <sub>S</sub> = 96 kHz         |                       | 104                                                                                                                        |          | dB          |
|                 | •                                                          | A-weighted, f <sub>S</sub> = 192 kHz        |                       | 102                                                                                                                        |          |             |
|                 |                                                            | f <sub>S</sub> = 44.1 kHz                   | 97                    | 103                                                                                                                        |          |             |
|                 | Channel separation                                         | f <sub>S</sub> = 96 kHz                     |                       | 101                                                                                                                        |          | dB          |
|                 | -                                                          | f <sub>S</sub> = 192 kHz                    |                       | 100                                                                                                                        |          |             |
|                 | Level linearity error                                      | VOUT = -90 dB                               |                       | ±0.5                                                                                                                       |          | dB          |
| DC ACC          | CURACY                                                     |                                             |                       |                                                                                                                            |          |             |
|                 | Gain error                                                 |                                             |                       | ±1                                                                                                                         | ±6       | % of<br>FSR |
|                 | Gain mismatch, channel-to-channel                          |                                             |                       | ±1                                                                                                                         | ±3       | % of<br>FSR |
|                 | Bipolar zero error                                         | VOUT = 0.5 V <sub>CC</sub> at BPZ           |                       | ±30                                                                                                                        | ±60      | mV          |

Analog performance specifications are measured using the System Two<sup>™</sup> Cascade audio measurement system by Audio Precision<sup>™</sup> in the averaging mode.

Copyright © 2010–2015, Texas Instruments Incorporated

<sup>(2)</sup> Conditions in 192-kHz operation are system clock = 128 f<sub>S</sub> and oversampling rate = 64 f<sub>S</sub> of register 18.



## **Electrical Characteristics (continued)**

All specifications at  $T_A = 25$ °C,  $V_{CC} = 5$  V,  $f_S = 44.1$  kHz, system clock = 384  $f_S$ , and 24-bit data (unless otherwise noted)

|                 | PARAMETER                                            | TEST CONDITIONS                  | MIN                    | TYP   | MAX                  | UNIT     |
|-----------------|------------------------------------------------------|----------------------------------|------------------------|-------|----------------------|----------|
| ANALO           | G OUTPUT                                             |                                  |                        |       | <u>'</u>             |          |
|                 | Output voltage                                       | Full scale (0 dB)                | 80% of V <sub>CC</sub> |       |                      | $V_{PP}$ |
|                 | Center voltage                                       |                                  | 50% of V <sub>CC</sub> |       |                      | VDC      |
|                 | Load impedance                                       | AC-coupled load                  | 5                      |       |                      | kΩ       |
| _               | L FILTER PERFORMANCE<br>CHARACTERISTICS (SHARP ROLL) | DFF)                             |                        |       |                      |          |
|                 | Pass band                                            | ±0.04 dB                         |                        |       | 0.454 f <sub>S</sub> |          |
|                 | Stop band                                            |                                  | 0.546 fs               |       |                      |          |
|                 | Pass-band ripple                                     |                                  |                        |       | ±0.04                | dB       |
|                 | Stop-band attenuation                                | Stop band = 0.546 f <sub>S</sub> | -50                    |       |                      | dB       |
| ANALO           | G FILTER PERFORMANCE                                 |                                  |                        |       |                      |          |
|                 | Frequency response                                   | At 20 kHz                        |                        | -0.03 |                      | dB       |
|                 | Frequency response                                   | At 44 kHz                        |                        | -0.2  |                      | uБ       |
| POWER           | SUPPLY REQUIREMENTS (2)                              |                                  | •                      |       | ·                    |          |
| $V_{CC}$        | Voltage range                                        |                                  | 4.5                    | 5     | 5.5                  | VDC      |
|                 |                                                      | $f_S = 44.1 \text{ kHz}$         |                        | 16    | 21                   |          |
| $I_{CC}$        | Supply current                                       | $f_S = 96 \text{ kHz}$           |                        | 25    |                      | mA       |
|                 |                                                      | f <sub>S</sub> = 192 kHz         |                        | 30    |                      |          |
|                 |                                                      | $f_S = 44.1 \text{ kHz}$         |                        | 80    | 105                  |          |
|                 | Power dissipation                                    | $f_S = 96 \text{ kHz}$           |                        | 125   |                      | mW       |
|                 |                                                      | f <sub>S</sub> = 192 kHz         |                        | 150   |                      |          |
| TEMPE           | RATURE RANGE                                         |                                  |                        |       | <u>.</u>             |          |
|                 | Operation temperature                                |                                  | -40                    |       | 105                  | °C       |
| $R_{\theta JA}$ | Thermal Resistance                                   | 16-pin DBQ                       |                        | 104.1 |                      | °C/W     |

## 7.6 System Clock Input Timing

For more information, see the System Clock Input section.

|                     |                                   |                | MIN | NOM              | MAX | UNIT |
|---------------------|-----------------------------------|----------------|-----|------------------|-----|------|
| t <sub>(SCKH)</sub> | System clock pulse duration, high |                | 7   |                  |     | ns   |
| t <sub>(SCKL)</sub> | System clock pulse duration, low  | See Figure 20. | 7   |                  |     | ns   |
| t <sub>(SCY)</sub>  | System clock pulse cycle time     |                | Se  | e <sup>(1)</sup> |     | ns   |

<sup>(1)</sup>  $1/128 f_S$ ,  $1/256 f_S$ ,  $1/384 f_S$ ,  $1/512 f_S$ ,  $1/768 f_S$ , or  $1/1152 f_S$ 

## 7.7 Audio Interface Timing

For more information, see the Audio Data Formats and Timing section.

|                    |                                      |                | MIN                                                                                       | MAX | UNIT |
|--------------------|--------------------------------------|----------------|-------------------------------------------------------------------------------------------|-----|------|
| t <sub>(BCY)</sub> | BCK pulse cycle time                 | See Figure 22  | 1/(32 f <sub>S</sub> )<br>1/(48 f <sub>S</sub> )<br>1/(64 f <sub>S</sub> ) <sup>(1)</sup> |     |      |
| t <sub>(BCH)</sub> | BCK high-level time                  |                | 35                                                                                        |     | ns   |
| t <sub>(BCL)</sub> | BCK low-level time                   |                | 35                                                                                        |     | ns   |
| t <sub>(BL)</sub>  | BCK rising edge to LRCK edge         | See Figure 22. | 10                                                                                        |     | ns   |
| t <sub>(LB)</sub>  | LRCK falling edge to BCK rising edge |                | 10                                                                                        |     | ns   |
| t <sub>(DS)</sub>  | DATA setup time                      |                | 10                                                                                        |     | ns   |
| t <sub>(DH)</sub>  | DATA hold time                       |                | 10                                                                                        |     | ns   |

 $f_S$  is the sampling frequency (e.g., 44.1 kHz, 48 kHz, 96 kHz, etc.).

Submit Documentation Feedback

Copyright © 2010-2015, Texas Instruments Incorporated



## 7.8 Control Interface Timing Requirements

These timing parameters are critical for proper control port operation.

|                    |                                   |               | MIN     | NOM | MAX | UNIT |
|--------------------|-----------------------------------|---------------|---------|-----|-----|------|
| t <sub>(MCY)</sub> | MC pulse cycle time               |               | 100     |     |     | ns   |
| t <sub>(MCL)</sub> | MC low-level time                 |               | 50      |     |     | ns   |
| t <sub>(MCH)</sub> | MC high-level time                |               | 50      |     |     | ns   |
| t <sub>(MCH)</sub> | ML high-level time                | Con Figure 4  | See (1) |     |     | ns   |
| t <sub>(MLS)</sub> | ML falling edge to MC rising edge | See Figure 1. | 20      |     |     | ns   |
| t <sub>(MLH)</sub> | ML hold time <sup>(2)</sup>       |               | 20      |     |     | ns   |
| t <sub>(MDH)</sub> | MD hold time                      |               | 15      |     |     | ns   |
| t <sub>(MCS)</sub> | MD setup time                     |               | 20      |     |     | ns   |



Figure 1. Control Interface Timing

 $<sup>\</sup>overline{256\times}\,f_{S\ \ seconds\ (min);\ f_{S};\ sampling\ rate.}$  MC rising edge for LSB to ML rising edge.



## 7.9 Typical Characteristics

## 7.9.1 Digital Filter (De-Emphasis Off)

All specifications at  $T_A = 25$ °C,  $V_{CC} = 5$  V,  $f_S = 44.1$  kHz, system clock = 384  $f_S$ , and 24-bit data, (unless otherwise noted)





## Digital Filter (De-Emphasis Off) (continued)

All specifications at  $T_A = 25$ °C,  $V_{CC} = 5$  V,  $f_S = 44.1$  kHz, system clock = 384  $f_S$ , and 24-bit data, (unless otherwise noted)





## 7.9.2 Analog Dynamic Performance (Supply Voltage Characteristics)

All specifications at  $T_A = 25$ °C,  $V_{CC} = 5$  V,  $f_S = 44.1$  kHz, system clock = 384  $f_S$ , and 24-bit data, (unless otherwise noted)





## 7.9.3 Analog Dynamic Performance (Temperature Characteristics)

All specifications at  $T_A = 25$ °C,  $V_{CC} = 5$  V,  $f_S = 44.1$  kHz, system clock = 384  $f_S$ , and 24-bit data, (unless otherwise noted)





## 8 Detailed Description

#### 8.1 Overview

The PCM175x devices are stereo digital-to-analog converters (DACs) based on TI's enhanced delta-sigma architecture which employ 4th-order noise shaping and 8-level amplitude quantization to achieve excellent dynamic performance and improved clock jitter tolerance. The PCM175x devices easily interface with audio DSP and decoder chips because of the devices' support of industry-standard audio data formats with 16- and 24-bit data. The PCM175x devices can be controlled in a hardware mode, or a full set of user-programmable functions is accessible through a three-wire serial control port, which supports register-write functions.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

## 8.3.1 System Clock and Reset Functions

## 8.3.1.1 System Clock Input

The PCM175x devices require a system clock for operating the digital interpolation filters and multilevel deltasigma modulators. The system clock is applied at the SCK input (pin 16). Table 2 lists examples of system clock frequencies for common audio sampling rates.

Figure 20 shows and the *System Clock Input Timing* table lists he timing requirements for the system clock input. For optimal performance, use a clock source with low phase-jitter and noise. Tl's PLL170x family of multiclock generators is an excellent choice for providing the PCM175x system clock.



## **Feature Description (continued)**

Table 2. System Clock Rates for Common Audio Sampling Frequencies

| SAMPLING  |                    | SYSTEM CLOCK FREQUENCY (f <sub>SCLK</sub> ) (MHz) |                    |                    |                    |                    |                     |  |  |  |  |  |  |  |  |  |
|-----------|--------------------|---------------------------------------------------|--------------------|--------------------|--------------------|--------------------|---------------------|--|--|--|--|--|--|--|--|--|
| FREQUENCY | 128 f <sub>S</sub> | 192 f <sub>S</sub>                                | 256 f <sub>S</sub> | 384 f <sub>S</sub> | 512 f <sub>S</sub> | 768 f <sub>S</sub> | 1152 f <sub>S</sub> |  |  |  |  |  |  |  |  |  |
| 8 kHz     | 1.024              | 1.536                                             | 2.048              | 3.072              | 4.096              | 6.144              | 9.216               |  |  |  |  |  |  |  |  |  |
| 16 kHz    | 2.048              | 3.072                                             | 4.096              | 6.144              | 8.192              | 12.288             | 18.432              |  |  |  |  |  |  |  |  |  |
| 32 kHz    | 4.096              | 6.144                                             | 8.192              | 12.288             | 16.384             | 24.576             | 36.864              |  |  |  |  |  |  |  |  |  |
| 44.1 kHz  | 5.6448             | 8.4672                                            | 11.2896            | 16.9344            | 22.5792            | 33.8688            | (1)                 |  |  |  |  |  |  |  |  |  |
| 48 kHz    | 6.144              | 9.216                                             | 12.288             | 18.432             | 24.576             | 36.864             | (1)                 |  |  |  |  |  |  |  |  |  |
| 88.2 kHz  | 11.2896            | 16.9344                                           | 22.5792            | 33.8688            | 45.1584            | (1)                | (1)                 |  |  |  |  |  |  |  |  |  |
| 96 kHz    | 12.288             | 18.432                                            | 24.576             | 36.864             | 49.152             | (1)                | (1)                 |  |  |  |  |  |  |  |  |  |
| 192 kHz   | 24.576             | 36.864                                            | (1)                | (1)                | (1)                | (1)                | (1)                 |  |  |  |  |  |  |  |  |  |

(1) This system clock rate is not supported for the given sampling frequency.



Figure 20. System Clock Input Timing

#### 8.3.1.2 Power-On Reset Functions

The PCM175x devices include a power-on reset function. Figure 21 shows the operation of this function. With the system clock active and  $V_{CC} > 3$  V (typical, 2.2 V to 3.7 V), the power-on reset function is enabled. The initialization sequence requires 1024 system clocks from the time  $V_{CC} > 3$  V (typical, 2.2 V to 3.7 V).

During the reset period (1024 system clocks), the analog output is forced to the bipolar zero level, or  $V_{\rm CC}/2$ . After the reset period, an internal register is initialized in the next  $1/f_{\rm S}$  period and if SCK, BCK, and LRCK are provided continuously, the PCM175x devices provide proper analog output with unit group delay against the input data.



Figure 21. Power-On Reset Timing



#### 8.3.2 Audio Serial Interface

The audio serial interface for the PCM175x devices consists of a 3-wire synchronous serial port. The interface includes LRCK (pin 3), BCK (pin 1), and DATA (pin 2). The BCK pin is the serial audio bit clock, and it is used to clock the serial data present on the DATA pin into the serial shift register of the audio interface. Serial data is clocked into the PCM175x on the rising edge of the BCK pin. The LRCK pin is the serial audio left and right word clock. This pin is used to latch serial data into the internal registers of the serial audio interface.

Both the LRCK and BCK pins should be synchronous to the system clock. Ideally, TI recommendeds that the LRCK and BCK pins be derived from the system clock input, SCK. The LRCK pin is operated at the sampling frequency, f<sub>S</sub>. The BCK pin can be operated at 32, 48, or 64 times the sampling frequency for standard (right-justified) format, and 32 times the sampling frequency of the BCK pin is limited to 16-bit right-justified format only. The BCK pin can be operated at 48 or 64 times the sampling frequency for the I<sup>2</sup>S and left-justified formats. 48 times the sampling frequency of BCK is limited to 192/384/768 f<sub>S</sub> SCKI.

Internal operation of the PCM175x devices is synchronized with the LRCK pin. Accordingly, internal operation is held when the sampling rate clock of the LRCK pin is changed or when the SCK pin and/or BCK pin is interrupted for a 3-bit clock cycle or longer. If th SCK, BCK, and LRCK pins are provided continuously after this held condition, the internal operation is re-synchronized automatically in a period of less than 3/f<sub>S</sub>. External resetting is not required.

#### 8.3.2.1 Audio Data Formats and Timing

The PCM1753 device supports industry-standard audio data formats, including right-justified, I2S, and left-justified. The PCM1754 device supports I<sup>2</sup>S and 16-bit-word right-justified audio data formats. Figure 23 shows the data formats. Data formats are selected using the format bits, FMT[2:0], located in control register 20 of the PCM1753 device, and are selected using the FMT pin on the PCM1754 device. The default data format is 24-bit left-justified. All formats require binary 2s-complement MSB-first audio data. The *Audio Interface Timing* table shows a detailed timing diagram for the serial audio interface.



Figure 22. Audio Interface Timing

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



#### (1) Standard Data Format; L-Channel = HIGH, R-Channel = LOW



## (2) I<sup>2</sup>S Data Format; L-Channel = LOW, R-Channel = HIGH



#### (3) Left-Justified Data Format; L-Channel = HIGH, R-Channel = LOW



Figure 23. Audio Data Input Formats



#### 8.3.3 Zero Flag (PCM1754)

The PCM1754 device has a ZERO flag pin, ZEROA (pin 11). ZEROA is the L-channel and R-channel common zero flag pin. If the data for L-channel and R-channel remains at a 0 level for 1024 sampling periods (or LRCK clock periods), ZEROA is set to a logic 1 state.

#### 8.3.4 Zero Flag (PCM1753)

Zero-Detect Condition

Zero detection for either output channel is independent from the other channel. If the data for a given channel remains at a 0 level for 1024 sample periods (or LRCK clock periods), a zero-detect condition exists for that channel.

#### 8.3.5 Zero Flag Outputs

If a zero-detect condition exists for one or more channels, the zero flag pins for those channels are set to a logic 1 state. There are zero flag pins for each channel, ZEROL (pin 12) and ZEROR (pin 11). These pins can be used to operate external mute circuits, or used as status indicators for a microcontroller, audio signal processor, or other digitally controlled function. The active polarity of zero flag outputs can be inverted by setting the ZREV bit of control register 22 to 1. The reset default is active-high output, or ZREV = 0. The L-channel and R-channel common zero flag can be selected by setting the AZRO bit of control register 22 to 1. The reset default is independent zero flags for L-channel and R-channel, or AZRO = 0.

#### 8.3.6 Analog Outputs

The PCM1753 device includes two independent output channels,  $V_{OUT}L$  and  $V_{OUT}R$ . These are unbalanced outputs, each capable of driving 4  $V_{PP}$  typical into a 5-k $\Omega$  ac-coupled load. The internal output amplifiers for  $V_{OUT}L$  and  $V_{OUT}R$  are biased to the dc common-mode (or bipolar zero) voltage, equal to 0.5  $V_{CC}$ .

The output amplifiers include an RC continuous-time filter, which helps to reduce the out-of-band noise energy present at the DAC outputs due to the noise shaping characteristics of the PCM1754 delta-sigma D/A converters. The frequency response of this filter is shown in Figure 24. By itself, this filter is not enough to attenuate the out-of-band noise to an acceptable level for many applications. An external low-pass filter is required to provide sufficient out-of-band noise rejection. Further discussion of DAC post-filter circuits is provided in the Applications Information section of this data sheet.



Figure 24. Output Filter Frequency Response

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## 8.3.6.1 V<sub>COM</sub> Output

One unbuffered common-mode voltage output pin,  $V_{COM}$  (pin 10) is brought out for decoupling purposes. This pin is nominally biased to a dc voltage level equal to 0.5  $V_{CC}$ . This pin can be used to bias external circuits. Figure 25 shows an example of using the  $V_{COM}$  pin for external biasing applications.



(a) Using V<sub>COM</sub> to Bias a Single-Supply Filter Stage



(b) Using a Voltage Follower to Buffer  $V_{\text{COM}}$  When Biasing Multiple Nodes

Figure 25. Biasing External Circuits Using the V<sub>COM</sub> Pin

#### 8.4 Device Functional Modes

### 8.4.1 Hardware Control (PCM1754)

The digital functions of the PCM1754 are capable of hardware control. Table 3 lists selectable formats, Table 4 shows de-emphasis control, and Table 5 lists mute control.

**Table 3. Data Format Select** 

| FMT (PIN 15) | DATA FORMAT                            |
|--------------|----------------------------------------|
| LOW          | 16- to 24-bit, I <sup>2</sup> S format |
| HIGH         | 16-bit right-justified                 |

Copyright © 2010–2015, Texas Instruments Incorporated



#### Table 4. De-Emphasis Control

| DEMP (PIN 13) | DE-EMPHASIS FUNCTION     |
|---------------|--------------------------|
| LOW           | 44.1 kHz de-emphasis OFF |
| HIGH          | 44.1 kHz de-emphasis ON  |

**Table 5. Mute Control** 

| MUTE (PIN 14) | MUTE     |
|---------------|----------|
| LOW           | Mute OFF |
| HIGH          | Mute ON  |

#### 8.4.2 Oversampling Rate Control (PCM1754)

The PCM1754 automatically controls the oversampling rate of the delta-sigma DACs with the system clock rate. The oversampling rate is set to 64× oversampling with every system clock and sampling frequency.

## 8.5 Programming

### 8.5.1 Software Control (PCM1753/55)

The PCM1753 and PCM1755 devices have many programmable functions which can be controlled in the software control mode. The functions are controlled by programming the internal registers using the ML, MC, and MD pins.

The serial control interface is a 3-wire serial port, which operates asynchronously to the audio serial interface. The serial control interface is used to program the on-chip mode registers. The control interface includes MD (pin 13), MC (pin 14), and ML (pin 15). The MD pin is the serial data input, used to program the mode registers. The MC pin is the serial bit clock, used to shift data into the control port. The ML pin is the control port latch clock.

#### 8.5.1.1 Register Write Operation

All write operations for the serial control port use 16-bit data words. lists the control data word format. The most significant bit must be a 0. There are seven bits, labeled IDX[6:0], that set the register index (or address) for the write operation. The least significant eight bits, D[7:0], contain the data to be written to the register specified by IDX[6:0].

lists the functional timing diagram for writing to the serial control port. ML is held at a logic 1 state until a register needs to be written. To start the register write cycle, ML is set to logic 0. Sixteen clocks are then provided on MC, corresponding to the 16 bits of the control data word on MD. After the sixteenth clock cycle has completed, ML is set to logic 1 to latch the data into the indexed mode control register.



#### **Control Data Word Format for MD**



**Register Write Operation** 



## 8.6 Register Maps

### 8.6.1 Mode Control Registers (PCM1753/55)

#### 8.6.1.1 User-Programmable Mode Controls

The PCM1753/55 devices include a number of user-programmable functions, which are accessed via control registers. The registers are programmed using the serial control interface, which was previously discussed in this data sheet. Table 6 lists the available mode control functions, along with their reset default conditions and associated register index.

**Table 6. User-Programmable Mode Controls** 

| FUNCTION                                                             | RESET DEFAULT                  | REGISTER  | BIT(s)             |
|----------------------------------------------------------------------|--------------------------------|-----------|--------------------|
| Digital attenuation control, 0 dB to -63 dB in 0.5-dB steps          | 0 dB, no attenuation           | 16 and 17 | AT1[7:0], AT2[7:0] |
| Soft mute control                                                    | Mute disabled                  | 18        | MUT[2:0]           |
| Oversampling rate control (64 f <sub>S</sub> or 128 f <sub>S</sub> ) | 64 f <sub>S</sub> oversampling | 18        | OVER               |
| Soft reset control                                                   | Reset disabled                 | 18        | SRST               |
| DAC operation control                                                | DAC1 and DAC2 enabled          | 19        | DAC[2:1]           |
| De-emphasis function control                                         | De-emphasis disabled           | 19        | DM12               |
| De-emphasis sample rate selection                                    | 44.1 kHz                       | 19        | DMF[1:0]           |
| Audio data format control                                            | 24-bit left-justified          | 20        | FMT[2:0]           |
| Digital filter rolloff control                                       | Sharp rolloff                  | 20        | FLT                |
| Zero flag function select                                            | L-, R-channel independent      | 22        | AZRO               |
| Output phase select                                                  | Normal phase                   | 22        | DREV               |
| Zero flag polarity select                                            | High                           | 22        | ZREV               |

The mode control register map is shown in Table 7. Each register includes an index (or address) indicated by the IDX[6:0] bits.

Table 7. Mode Control Register Map<sup>(1)</sup>

| IDX<br>(B8–B<br>14) | REGISTER    | B15 | B14  | B13  | B12  | B11  | B10  | В9   | В8   | В7   | В6   | В5   | В4   | В3   | B2   | B1   | В0   |
|---------------------|-------------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| 10h                 | Register 16 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | AT17 | AT16 | AT15 | AT14 | AT13 | AT12 | AT11 | AT10 |
| 11h                 | Register 17 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | AT27 | AT26 | AT25 | AT24 | AT23 | AT22 | AT21 | AT20 |
| 12h                 | Register 18 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | SRST | OVER | RSV  | RSV  | RSV  | RSV  | MUT2 | MUT1 |
| 13h                 | Register 19 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV  | DMF1 | DMF0 | DM12 | RSV  | RSV  | DAC2 | DAC1 |
| 14h                 | Register 20 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV  | RSV  | FLT  | RSV  | RSV  | FMT2 | FMT1 | FMT0 |
| 16h                 | Register 22 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV  | RSV  | RSV  | RSV  | RSV  | AZRO | ZREV | DREV |

<sup>(1)</sup> RSV: Reserved for test operation. It should be set to 0 for regular operation.

#### 8.6.1.2 Register Definitions

|             | B15 | B14  | B13  | B12  | B11  | B10  | В9   | В8   | В7   | В6   | B5   | B4   | В3   | B2   | B1   | В0   |
|-------------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Register 16 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | AT17 | AT16 | AT15 | AT14 | AT13 | AT12 | AT11 | AT10 |
|             |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
|             | B15 | B14  | B13  | B12  | B11  | B10  | В9   | B8   | В7   | В6   | B5   | B4   | В3   | B2   | B1   | В0   |
| Register 17 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | AT27 | AT26 | AT25 | AT24 | AT23 | AT22 | AT21 | AT20 |

#### 8.6.1.2.1 ATx[7:0]: Digital Attenuation Level Setting

Where x = 1 or 2, corresponding to the DAC output  $V_{OUT}L$  (x = 1) and  $V_{OUT}R$  (x = 2).

Default value: 1111 1111b

Copyright © 2010–2015, Texas Instruments Incorporated



Each DAC channel ( $V_{OUT}L$  and  $V_{OUT}R$ ) includes a digital attenuation function. The attenuation level can be set from 0 dB to -63 dB in 0.5-dB steps. Changes in attenuator levels are made by incrementing or decrementing one step (0.5 dB) for every 8/fS time internal until the programmed attenuator setting is reached. Alternatively, the attenuation level can be set to infinite attenuation (or mute).

The attenuation data for each channel can be set individually. The attenuation level is set using the following formula:

Attenuation level (dB) =  $0.5 \times (ATx[7:0]_{DEC} - 255)$ where  $ATx[7:0]_{DEC} = 0$  through 255.

For ATx[7:0]DEC = 0 through 128, attenuation is set to infinite attenuation.

The table in Figure 26 shows the attenuation levels for various settings:

|    | Α                        | Tx[7:0] |      | DECIN | IAL VAL | .UE      |                              |      | -    | ATTENU  | ATION L   | EVEL S     | ETTING   | i   |      |      |  |
|----|--------------------------|---------|------|-------|---------|----------|------------------------------|------|------|---------|-----------|------------|----------|-----|------|------|--|
|    | 1111 1111b 255           |         |      |       |         |          |                              |      |      | 0 dB, N | lo Attenu | uation. (d | lefault) |     |      |      |  |
|    | 1111 1110b 254           |         |      |       |         |          | -0.5 dB                      |      |      |         |           |            |          |     |      |      |  |
|    | 1111 1101b 253           |         |      |       |         |          | −1.0 dB                      |      |      |         |           |            |          |     |      |      |  |
|    | <u> </u>                 |         |      |       |         |          |                              |      |      |         |           |            |          |     |      |      |  |
|    | 1000 0011b 131           |         |      |       |         |          | -62.0 dB                     |      |      |         |           |            |          |     |      |      |  |
|    | 1000 0010b 130           |         |      |       |         | -62.5 dB |                              |      |      |         |           |            |          |     |      |      |  |
|    | 10                       | 00 0001 | b    |       | 129     |          | -63.0 dB                     |      |      |         |           |            |          |     |      |      |  |
|    | 10                       | 00 0000 | b    |       | 128     |          | Mute                         |      |      |         |           |            |          |     |      |      |  |
|    |                          | :       |      |       | :       |          | ÷                            |      |      |         |           |            |          |     |      |      |  |
|    | 0000 0000 <sub>B</sub> 0 |         |      |       |         |          |                              |      |      |         | Мι        | ıte        |          |     |      |      |  |
|    | B15                      | B14     | B13  | B12   | B11     | B10      | ) B9 B8 B7 B6 B5 B4 B3 B2 B1 |      |      |         |           |            |          | В0  |      |      |  |
| 18 | 0                        | IDX6    | IDX5 | IDX4  | IDX3    | IDX2     | IDX1                         | IDX0 | SRST | OVER    | RSV       | RSV        | RSV      | RSV | MUT2 | MUT1 |  |

Figure 26. ATx[7:0]: Digital Attenuation Level Setting Table

### 8.6.1.2.2 MUTx: Soft Mute Control

where x = 1 or 2, corresponding to the DAC outputs  $V_{OLT}L(x = 1)$  and  $V_{OLT}R(x = 2)$ .

Default value: 0

Register 1



The mute bits, MUT1 and MUT2, are used to enable or disable the soft mute function for the corresponding DAC outputs, VOUTL and VOUTR. The soft mute function is incorporated into the digital attenuators. When mute is disabled (MUTx = 0), the attenuator and DAC operate normally. When mute is enabled by setting MUTx = 1, the digital attenuator for the corresponding output is decreased from the current setting to infinite attenuation, one attenuator step (0.5 dB) for every 8/fS seconds. This provides pop-free muting of the DAC output.

By setting MUTx = 0, the attenuator is increased one step for every 8/fS seconds to the previously programmed attenuation level.

#### 8.6.1.2.3 OVER: Oversampling Rate Control

Default value: 0

System clock rate = 256  $f_S$ , 384  $f_S$ , 512  $f_S$ , 768  $f_S$ , or 1152  $f_S$ :



System clock rate =  $128 f_S$  or  $192 f_S$ :



| OVER = 0 | 32· oversampling (default) |
|----------|----------------------------|
| OVER = 1 | 64· oversampling           |

The OVER bit is used to control the oversampling rate of the delta-sigma D/A converters. The OVER = 1 setting is recommended when the sampling rate is 192 kHz (system clock rate is 128  $f_S$  or 192  $f_S$ ).

#### 8.6.1.2.4 SRST: Reset

Default value: 0

| SRST = 0 | Reset disabled (default) |
|----------|--------------------------|
| SRST = 1 | Reset enabled            |

The SRST bit is used to enable or disable the soft reset function. The operation is the same as power-on reset. All registers are initialized.

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6   | B5   | B4   | В3  | B2  | B1   | В0   |
|-------------|-----|------|------|------|------|------|------|------|-----|------|------|------|-----|-----|------|------|
| Register 19 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | DMF1 | DMF0 | DM12 | RSV | RSV | DAC2 | DAC1 |

#### 8.6.1.2.5 DACx: DAC Operation Control

Where x = 1 or 2, corresponding to the DAC output  $V_{OUT}L$  (x = 1) or  $V_{OUT}R$  (x = 2).

Default value: 0

| DACx = 0 | DAC operation enabled (default) |
|----------|---------------------------------|
| DACx = 1 | DAC operation disabled          |

The DAC operation controls are used to enable and disable the DAC outputs,  $V_{OUT}L$  and  $V_{OUT}R$ . When DACx = 0, the corresponding output generates the audio waveform dictated by the data present on the DATA pin. When DACx = 1, the corresponding output is set to the bipolar zero level, or 0.5  $V_{CC}$ .

#### 8.6.1.2.6 DM12: Digital De-Emphasis Function Control

Default value: 0

| DM12 = 0 | De-emphasis disabled (default) |
|----------|--------------------------------|
| DM12 = 1 | De-emphasis enabled            |

The DM12 bit is used to enable or disable the digital de-emphasis function. See the plots shown in the *Typical Characteristics* section of this data sheet.

### 8.6.1.2.7 DMF[1:0]: Sampling Frequency Selection for the De-Emphasis Function

Default value: 00

The DMF[1:0] bits are used to select the sampling frequency used for the digital de-emphasis function when it is enabled.

| DMF[1:0] | De-Emphasis Sample Rate Selection |
|----------|-----------------------------------|
| 00       | 44.1 kHz (default)                |
| 01       | 48 kHz                            |
| 10       | 32 kHz                            |
| 11       | Reserved                          |

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | В3  | B2   | B1   | В0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|------|------|------|
| Register 20 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | FLT | RSV | RSV | FMT2 | FMT1 | FMT0 |



#### 8.6.1.2.8 FMT[2:0]: Audio Interface Data Format

Default value: 101

The FMT[2:0] bits are used to select the data format for the serial audio interface. The table in Figure 27 shows the available format options.

Figure 27. FMT[2:0]: Audio Interface Data Format Table

| FMT[2:0] | Audio Data Format Selection                   |
|----------|-----------------------------------------------|
| 000      | 24-bit standard format, right-justified data  |
| 001      | 20-bit standard format, right-justified data  |
| 010      | 18-bit standard format, right-justified data  |
| 011      | 16-bit standard format, right-justified data  |
| 100      | 16- to 24-bit I <sup>2</sup> S format         |
| 101      | 16- to 24-bit left-justified format (default) |
| 110      | Reserved                                      |
| 111      | Reserved                                      |

#### 8.6.1.2.9 FLT: Digital Filter Rolloff Control

Default value: 0

| FLT = 0 | Sharp rolloff (default) |
|---------|-------------------------|
| FLT = 1 | Slow rolloff            |

The FLT bit allows the user to select the digital filter rolloff that is best suited to the application. Two filter rolloff selections are available, sharp and slow. The filter responses for these selections are shown in the *Typical Characteristics* section of this data sheet.

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | В3  | B2   | B1   | B0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|------|------|------|
| Register 22 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | RSV | RSV | AZRO | ZREV | DREV |

#### 8.6.1.2.10 DREV: Output Phase Select

Default value: 0

| DREV = 0 | Normal output (default) |
|----------|-------------------------|
| DREV = 1 | Inverted output         |

The DREV bit is the output analog signal phase control.

### 8.6.1.2.11 ZREV: Zero Flag Polarity Select

Default value: 01h

| ZREV = 0 | High on zero flag pins indicates a zero detect (default) |
|----------|----------------------------------------------------------|
| ZREV = 1 | Low on zero flag pins indicates a zero detect            |

The ZREV bit allows the user to select the polarity of zero flag pins.

#### 8.6.1.2.12 AZRO: Zero Flag Function Select

Default value: 0

| 4700 0   |                                               |
|----------|-----------------------------------------------|
| AZRO = 0 | L-/R-channel independent zero flags (default) |
| AZRO = 1 | L-/R-channel common zero flag                 |

Product Folder Links: PCM1753 PCM1754 PCM1755



#### www ti com

The AZRO bit allows the user to select the function of zero flag pins.

AZRO = 0: Pin 11: ZEROR, zero flag output for R-channel

Pin 12: ZEROL, zero flag output for L-channel

AZRO = 1: Pin 11: ZEROA, zero flag output for L-/R-channels

Pin 12: NA, not assigned



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The delta-sigma section of the PCM175x device is based on an 8-level amplitude quantizer and a 4th-order noise shaper. This section converts the oversampled input data to 8-level delta-sigma format. A block diagram of the 8-level delta-sigma modulator is shown in Figure 30. This 8-level delta-sigma modulator has the advantage of stability and clock jitter sensitivity over the typical one-bit (2-level) delta-sigma modulator.

The combined oversampling rate of the delta-sigma modulator and the interpolation filter is 64 fs.

The theoretical quantization noise performance of the 8-level delta-sigma modulator is shown in Figure 33 and Figure 34. The enhanced multilevel delta-sigma architecture also has advantages for input clock jitter sensitivity due to the multilevel quantizer, with the simulated jitter sensitivity shown in Figure 35.

The PCM175X devices are suitable for a wide variety of cost-sensitive consumer applications requiring good performance and operation with a single 5-V supply.

## 9.2 Typical Application

A basic connection diagram is shown in Figure 28, with the necessary power supply bypassing and decoupling components. TI recommends using the component values shown in Figure 28 for all designs.

The use of series resistors (22  $\Omega$  to 100  $\Omega$ ) is recommended for the SCK, LRCK, BCK, and DATA inputs. The series resistor combines with the stray PCB and device input capacitance to form a low-pass filter, which reduces high-frequency noise emissions and helps to dampen glitches and ringing present on clock and data lines.

For this design example, use the parameters listed in Table 8.



Figure 28. Basic Connection Diagram



## Typical Application (continued)

#### 9.2.1 Design Requirements

#### 9.2.1.1 Design Parameters

Table 8 lists the design parameters and example values for the PCM175x devices.

**Table 8. Design Parameters** 

| DESIGN PARAMETER   | EXAMPLE VALUE                         |  |  |  |  |  |  |  |
|--------------------|---------------------------------------|--|--|--|--|--|--|--|
| Audio input        | PCM audio data                        |  |  |  |  |  |  |  |
| Analog output      | 0 V <sub>PP</sub> - 4 V <sub>PP</sub> |  |  |  |  |  |  |  |
| Part configuration | Hardware                              |  |  |  |  |  |  |  |

#### 9.2.1.2 Power Supplies and Grounding

The PCM1754 device requires 5 V for  $V_{CC}$ .

Proper power supply bypassing is shown in Figure 28. The 10-μF capacitors should be tantalum or aluminum electrolytic.

#### 9.2.1.3 D/A Output Filter Circuits

Delta-sigma D/A converters use noise-shaping techniques to improve in-band signal-to-noise ratio (SNR) performance at the expense of generating increased out-of-band noise above the Nyquist frequency, or  $f_S/2$ . The out-of-band noise must be low-pass filtered in order to provide the optimal converter performance. This is accomplished by a combination of on-chip and external low-pass filtering.

Figure 25(a) and Figure 29 show the recommended external low-pass active filter circuits for single- and dual-supply applications. These circuits are 2nd-order Butterworth filters using the multiple feedback (MFB) circuit arrangement, which reduces sensitivity to passive component variations over frequency and temperature. For more information regarding MFB active filter design, see Burr-Brown applications bulletin (SBAA055), available from the TI Web site at http://www.ti.com.

Because the overall system performance is defined by the quality of the D/A converters and their associated analog output circuitry, high-quality audio operational amplifiers are recommended for the active filters. Tl's OPA2353 and OPA2134 dual operational amplifiers are shown in Figure 25(a) and Figure 29, and are recommended for use with the PCM1754 device.



Figure 29. Dual-Supply Filter Circuit

## 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Total Harmonic Distortion + Noise

Total harmonic distortion + noise (THD+N) is a significant figure of merit for audio D/A converters because it takes into account both harmonic distortion and all noise sources within a specified measurement bandwidth. The average value of the distortion and noise is referred to as THD+N.

Copyright © 2010–2015, Texas Instruments Incorporated



For the PCM175x, THD+N is measured with a full-scale, 1-kHz digital sine wave as the test stimulus at the input of the DAC (see Figure 31). The digital generator is set to 24-bit audio word length and a sampling frequency of 44.1 kHz or 96 kHz. The digital generator output is taken from the unbalanced S/PDIF connector of the measurement system. The S/PDIF data is transmitted via a coaxial cable to the digital audio receiver on the DEM-DAI1753 demonstration board. The receiver is then configured to output 24-bit data in either I<sup>2</sup>S or left-justified data format. The DAC audio interface format is programmed to match the receiver output format. The analog output is then taken from the DAC post filter and connected to the analog analyzer input of the measurement system. The analog input is band limited using filters resident in the analyzer. The resulting THD+N is measured by the analyzer and displayed by the measurement system.



Figure 30. Eight-Level Delta-Sigma Modulator

### 9.2.2.2 Dynamic Range

Dynamic range is specified as A-weighted THD+N measured with a -60-dB full-scale, 1-kHz digital sine wave stimulus at the input of the D/A converter. This measurement is designed to give a good indicator of how the DAC performs given a low-level input signal.

The measurement setup for the dynamic range measurement is shown in Figure 32, and is similar to the THD+N test setup discussed previously. The differences include the band limit filter selection, the additional A-weighting filter, and the -60-dB full-scale input level.





Figure 31. Test Setup for THD+N Measurement

### 9.2.2.3 Idle Channel Signal-to-Noise Ratio (SNR)

The SNR test provides a measure of the noise floor of the D/A converter. The input to the D/A is all-0s data, and the dither function of the digital generator must be disabled to ensure an all-0s data stream at the input of the D/A converter.

The measurement setup for SNR is identical to that used for dynamic range, with the exception of the input signal level.

(See the note provided in Figure 32).



Figure 32. Test Setup for Dynamic Range and SNR Measurement



## 9.2.3 Application Curves





## 10 Power Supply Recommendations

The PCM175x devices are designed to operate from a 4.5-V to 5.5-V power supply. Ensure that the power supply is clean and use high-quality decoupling capacitors to reduce noise. The bulk capacitances can be from either tantalum or aluminum capacitors.

Separate power supplies are recommended for the digital and analog sections of the board. This prevents the switching noise present on the digital supply from contaminating the analog power supply and degrading the dynamic performance of the PCM175x devices. In cases where a common 5-V supply must be used for the analog and digital sections, an inductance (RF choke, ferrite bead) should be placed between the analog and digital 5-V supply connections to avoid coupling of the digital switching noise into the analog circuitry. Figure 37 shows the recommended approach for single-supply applications.

#### Layout 11

## 11.1 Layout Guidelines

Figure 36 shows a typical PCB floor plan for the PCM175x devices. A ground plane is recommended, with the analog and digital sections being isolated from one another using a split or cut in the circuit board. The PCM175x should be oriented with the digital I/O pins facing the ground plane split/cut to allow for short, direct connections to the digital audio interface and control signals originating from the digital section of the board.

Separate power supplies are recommended for the digital and analog sections of the board. This prevents the switching noise present on the digital supply from contaminating the analog power supply and degrading the dynamic performance of the PCM175x. In cases where a common 5-V supply must be used for the analog and digital sections, an inductance (RF choke, ferrite bead) should be placed between the analog and digital 5-V supply connections to avoid coupling of the digital switching noise into the analog circuitry. Figure 37 shows the recommended approach for single-supply applications.

## 11.2 Layout Example



Figure 36. Recommended PCB Layout

Copyright © 2010-2015, Texas Instruments Incorporated

## **Layout Example (continued)**



Figure 37. Single-Supply PCB Layout



## 12 Device and Documentation Support

#### 12.1 Related Documentation

For related documentation see the following:

- Dynamic Performance Testing of Digital Audio D/A Converters, SBAA055
- OPA2353, High-Speed, Single-Supply, Rail-to-Rail Operational Amplifiers MicroAmplifier™ Series, SBOS103
- OPA2134, SoundPlus™ High Performance Audio Operational Amplifiers, SBOS058
- PLL1705, PLL1706 3.3-V Dual PLL Multiclock Generator, SLES046
- PCM175x-Q1 24-Bit 192-kHz Sampling Enhanced Multi-Level Delta-Sigma Audio Digital-to-Analog Converter, SLES254

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**SUPPORT & TECHNICAL** PRODUCT FOLDER **SAMPLE & BUY TOOLS & SOFTWARE DOCUMENTS** COMMUNITY Click here Click here

Table 9. Related Links

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

System Two, Audio Precision are trademarks of Audio Precision, Inc..

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2010–2015, Texas Instruments Incorporated





5-Jun-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| PCM1753DBQ       | ACTIVE | SSOP         | DBQ                | 16   | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1753              | Samples |
| PCM1753DBQG4     | ACTIVE | SSOP         | DBQ                | 16   | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1753              | Samples |
| PCM1753DBQR      | ACTIVE | SSOP         | DBQ                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1753              | Samples |
| PCM1754DBQ       | ACTIVE | SSOP         | DBQ                | 16   | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1754              | Samples |
| PCM1754DBQG4     | ACTIVE | SSOP         | DBQ                | 16   | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1754              | Samples |
| PCM1754DBQR      | ACTIVE | SSOP         | DBQ                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1754              | Samples |
| PCM1754DBQRG4    | ACTIVE | SSOP         | DBQ                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1754              | Samples |
| PCM1755DBQ       | ACTIVE | SSOP         | DBQ                | 16   | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1755              | Samples |
| PCM1755DBQG4     | ACTIVE | SSOP         | DBQ                | 16   | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1755              | Samples |
| PCM1755DBQR      | ACTIVE | SSOP         | DBQ                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -25 to 85    | PCM1755              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.





5-Jun-2015

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF PCM1753, PCM1754:

Automotive: PCM1753-Q1, PCM1754-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jun-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCM1753DBQR | SSOP            | DBQ                | 16 | 2000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| PCM1754DBQR | SSOP            | DBQ                | 16 | 2000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| PCM1755DBQR | SSOP            | DBQ                | 16 | 2000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jun-2015



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |  |
|-------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|--|
| PCM1753DBQR | SSOP         | DBQ             | 16       | 2000 | 367.0       | 367.0      | 35.0        |  |  |
| PCM1754DBQR | SSOP         | DBQ             | 16       | 2000 | 367.0       | 367.0      | 35.0        |  |  |
| PCM1755DBQR | SSOP         | DBQ             | 16       | 2000 | 367.0       | 367.0      | 35.0        |  |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated