

SLTS234B-DECEMBER 2004-REVISED FEBRUARY 2007

PTV12010L

PTV12010W

# 8-A, 12-V INPUT NONISOLATED WIDE-OUTPUT ADJUST SIP MODULE

## **FEATURES**

- 8 A Output Current •
- 12-V Input Voltage
- Wide-Output Voltage Adjust (1.2 V to 5.5 V)/(0.8 V to 1.8 V)
- Efficiencies up to 93%
- **On/Off Inhibit** •
- **Prebias Start Up** •
- Undervoltage Lockout •
- Auto-Track<sup>™</sup> Sequencing
- **Output Overcurrent Protection** • (Nonlatching, Auto-Reset)
- Operating Temperature: -40°C to 85°C
- Safety Agency Approvals: UL/IEC/CSA-22.2 60950-1
- **POLA™** Alliance Compatible

## **APPLICATIONS**

- **Multivoltage Digital Systems**
- **High-End Computing**
- Networking
- **12-V Intermediate Bus Architectures**



## DESCRIPTION

The PTV12010 series of non-isolated power modules are part of a new class of complete dc/dc switching regulator modules from Texas Instruments. These modules combine high performance with double-sided, surface mount construction to give designers the flexibility to power the most complex multiprocessor digital systems using off-the-shelf catalog parts.

The PTV12010 series is produced in an 8-pin, single in-line pin (SIP) package. The SIP footprint minimizes board space, and offers an alternate package option for space conscious applications. Operating from a 12-V input bus, the series provides step-down conversion to a wide range of output voltages, at up to 8 A of output current. The output voltage of the W-suffix parts can be set to any value over the range of 1.2 V to 5.5 V. The L-suffix parts have an adjustment range of 0.8 V to 1.8 V. The output voltage is set using a single external resistor.

This series includes Auto-Track<sup>™</sup>. Auto-Track<sup>™</sup> simplifies the task of supply-voltage sequencing in a power system by enabling the output voltage of multiple modules to accurately track each other, or any external voltage, during power up and power down.

Other operating features include an on/off inhibit, and the ability to start up into an existing output voltage or prebias. A nonlatching overcurrent trip and overtemperature shutdown provide protection against load faults.

Target applications include complex multivoltage, multiprocessor systems that incorporate the industry's high-speed DSPs, microprocessors, and bus drivers.

### For start-up into a non-prebiased output, review page 13 in the Application Information section.

### For start-up into a prebiased output, review page 17 in the Application Information section.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. POLA. Auto-Track. TMS320 are trademarks of Texas Instruments.

## PTV12010L PTV12010W SLTS234B-DECEMBER 2004-REVISED FEBRUARY 2007



-

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **STANDARD APPLICATION**



\*See the application information for capacitor recommendation. #R<sub>SET</sub> is Required to adjust the output voltage higher than its lowest value. See the application information for values.

#### **ORDERING INFORMATION**

| PTV12010 (Basic Model)     |                                                               |                |     |  |  |  |  |  |
|----------------------------|---------------------------------------------------------------|----------------|-----|--|--|--|--|--|
| Output Voltage             | Output Voltage Part Number DESCRIPTION Package <sup>(1)</sup> |                |     |  |  |  |  |  |
| 1.2 V – 5.5 V (Adjustable) | PTV12010WAH                                                   | Horizontal T/H | EVA |  |  |  |  |  |
| 0.8 V – 1.8 V (Adjustable) | PTV12010LAH                                                   | Horizontal T/H | EVA |  |  |  |  |  |

(1) See the applicable package drawing for dimensions and PC board layout.

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                        |                                |                           | UNIT                            |
|------------------------|--------------------------------|---------------------------|---------------------------------|
| V <sub>(Track)</sub>   | Track input                    |                           | –0.3 V to V <sub>I</sub> +0.3 V |
| T <sub>A</sub>         | Operating temperature range    | Over V <sub>I</sub> range | –40°C to 85°C                   |
|                        | Lead temperature               | 5 seconds                 | 260°C <sup>(2)</sup>            |
| T <sub>stg</sub>       | Storage temperature            |                           | –55°C to 125°C                  |
| V <sub>(Inhibit)</sub> | Inhibit (pin 12) input voltage |                           | –0.3 V to 7 V                   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) This product is not compatible with surface-mount reflow solder processes.

## PACKAGE SPECIFICATIONS

| PTV12010x (Suffix AH) |                                                      |                       |  |  |  |  |
|-----------------------|------------------------------------------------------|-----------------------|--|--|--|--|
| Weight                |                                                      |                       |  |  |  |  |
| Flammability          | Meets UL 94 V-O                                      |                       |  |  |  |  |
| Mechanical shock      | Per Mil-STD-883D, Method 2002.3, 1 ms, 1/2 sine, mou | 500 Gs <sup>(1)</sup> |  |  |  |  |
| Mechanical vibration  | Mil-STD-883D, Method 2007.2, 20 Hz - 2000 Hz         |                       |  |  |  |  |

(1) Qualification limit.

## ELECTRICAL CHARACTERISTICS

operating at 25°C free-air temperature,  $V_1 = 12$  V,  $V_0 = 3.3$  V, C1 = 100  $\mu$ F, C2 = 10  $\mu$ F, C3 = 0  $\mu$ F, and  $I_0 = I_0$  max (unless otherwise noted)

|                     | PARAMETER                               | тес                                     | P.                                                              | UNIT    |         |                   |                  |  |
|---------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------------------------------|---------|---------|-------------------|------------------|--|
|                     | PARAMETER                               | IE                                      | ST CONDITIONS                                                   | MIN     | TYP     | MAX               | UNIT             |  |
| lo                  | Output current                          | Natural convection airf                 | low                                                             | 0       |         | 8 (1)             | А                |  |
| VI                  | Input voltage range                     | Over I <sub>O</sub> load range          |                                                                 | 10.8    |         | 13.2              | V                |  |
|                     | Set-point voltage tolerance             |                                         |                                                                 |         |         | ±2% (2)           |                  |  |
|                     | Temperature variation                   | $-40^{\circ}C < T_{A} < 85^{\circ}C$    |                                                                 |         | ±0.5%   |                   |                  |  |
|                     | Line regulation                         | Over V <sub>I</sub> range               |                                                                 |         | ±10     |                   | mV               |  |
| Vo                  | Load regulation                         | Over I <sub>O</sub> range               |                                                                 |         | ±12     |                   | mV               |  |
|                     | Total output variation                  | Includes set-point, line                | , load, $-40^{\circ}C \le T_A \le 85^{\circ}C$                  |         |         | ±3 <sup>(2)</sup> | %V₀              |  |
|                     | Adjust range                            | Over V <sub>I</sub> range               |                                                                 | 1.2     |         | 5.5               | V                |  |
|                     |                                         |                                         | $R_{SET}$ = 280 $\Omega$ , $V_O$ = 5 V                          |         | 92%     |                   |                  |  |
|                     |                                         |                                         | $R_{SET}$ = 2.0 k $\Omega$ , $V_O$ = 3.3 V                      |         | 90%     |                   |                  |  |
| n                   | Efficiency                              |                                         | $R_{SET} = 4.32 \text{ k}\Omega, \text{ V}_{O} = 2.5 \text{ V}$ |         | 88%     |                   |                  |  |
| η                   |                                         | $I_0 = I_0 \max$                        | R <sub>SET</sub> = 11.5 kΩ, V <sub>O</sub> = 1.8 V              |         | 85%     |                   |                  |  |
|                     |                                         |                                         | $R_{SET} = 24.3 \text{ k}\Omega, \text{ V}_{O} = 1.5 \text{ V}$ |         |         |                   |                  |  |
|                     |                                         |                                         | $R_{SET}$ = open cct., $V_O$ = 1.2 V                            |         | 80%     |                   |                  |  |
|                     | Output voltage ripple<br>(peak-to-peak) | 20-MHz bandwidth                        |                                                                 |         | 20      |                   | mV <sub>PF</sub> |  |
| <sub>O</sub> (trip) | Overcurrent threshold                   | Reset, followed by aut                  | o-recovery                                                      |         | 16      |                   | А                |  |
|                     | 1-A/µs load step, 50 to                 | 100% I <sub>O</sub> max, C3 = 100 µF    |                                                                 |         |         |                   |                  |  |
|                     | Transient response                      |                                         | Recovery time                                                   |         | 70      |                   | μs               |  |
|                     |                                         |                                         | V <sub>o</sub> over/undershoot                                  |         | 100     |                   | mV               |  |
|                     | Trock control (nin E)                   | IIL Input low current                   | Pin to GND                                                      |         |         | -0.13             | mA               |  |
|                     | Track control (pin 5)                   | Control slew-rate limit                 | C3 ≤ C3 (max)                                                   |         |         | 1                 | V/ms             |  |
| JVLO                |                                         | V <sub>I</sub> increasing               |                                                                 |         | 9.5     | 10.4              | V                |  |
| JVLO                | Undervoltage lockout                    | V <sub>I</sub> decreasing               |                                                                 | 8.8     | 9       |                   | v                |  |
|                     |                                         | V <sub>IH</sub> Input high voltage      | Referenced to GND                                               |         |         | Open (3)          | V                |  |
|                     | Inhibit control (pin 7)                 | VIL Input low voltage                   |                                                                 | -0.2    |         | 0.6               | v                |  |
|                     |                                         | IIL Input low current                   | Pin to GND                                                      |         | -0.24   |                   | mA               |  |
| l (stby)            | Input standby current                   | Inhibit (pin 7) to GND,                 | Track (pin 5) open                                              |         | 10      |                   | mA               |  |
| fs                  | Switching frequency                     | Over $V_{\rm I}$ and $I_{\rm O}$ ranges |                                                                 | 250     | 325     | 400               | kHz              |  |
|                     | External input capacitance              |                                         | Nonceramic (C1)                                                 | 100 (4) |         |                   | μF               |  |
|                     |                                         |                                         | 10 (4)                                                          |         |         | μг                |                  |  |
|                     |                                         | Capacitance value                       | Nonceramic                                                      | 0       | 100 (5) | 3,300 (6)         |                  |  |
|                     | External output capacitance (C3)        | Capacitarice value                      | Ceramic                                                         | 0       |         | 300               | μF               |  |
|                     |                                         | Equivalent series resis                 | tance (nonceramic)                                              | 4 (7)   |         |                   | mΩ               |  |
| MTBF                | Reliability                             | Per Telcordia SR-332,<br>benign         | 5                                                               |         |         | 10 <sup>6</sup> H |                  |  |

(1) See thermal derating curves for safe operating area (SOA), or consult factory for appropriate derating.

(2) The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1%, with 100 ppm/°C or better temperature stability.

(3) This control pin is pulled up to an internal supply voltage. To avoid risk of damage to the module, *do not* apply an external voltage greater than 7 V. If this input is left open-circuit, the module operates when input power is applied. A small low-leakage (<100 nA) MOSFET is recommended for control. For further information, consult the related application note.</p>

(4) A 10-μF high-frequency ceramic capacitor and 100-μF electrolytic input capacitor are required for proper operation. The electrolytic capacitor must be rated for the minimum ripple current rating. See the application information for further guidance on input capacitor selection.

(5) An external output capacitor is not required for basic operation. Adding 100 μF of distributed capacitance at the load improves the transient response.

(6) This is the calculated maximum. The minimum ESR limitation often results in a lower value. See the application information for further guidance.

(7) This is the typical ESR for all the electrolytic (nonceramic) output capacitance. Use 7 mΩ as the minimum when using max-ESR values to calculate.



#### ELECTRICAL CHARACTERISTICS

operating at 25°C free-air temperature,  $V_1 = 12$  V,  $V_0 = 1.8$  V, C1 = 100  $\mu$ F, C2 = 10  $\mu$ F, C3 = 0  $\mu$ F, and  $I_0 = I_0$  max (unless otherwise noted)

|                       | PARAMETER                        | TEC                                     | P                                                               | UNIT    |         |                   |                     |  |
|-----------------------|----------------------------------|-----------------------------------------|-----------------------------------------------------------------|---------|---------|-------------------|---------------------|--|
|                       | PARAMETER                        | IE                                      | ST CONDITIONS                                                   | MIN     | TYP     | MAX               | UNIT                |  |
| lo                    | Output current                   | Natural convection airf                 | low                                                             | 0       |         | 8 (1)             | А                   |  |
| VI                    | Input voltage range              | Over I <sub>O</sub> load range          |                                                                 | 10.8    |         | 13.2              | V                   |  |
|                       | Set-point voltage tolerance      |                                         |                                                                 |         |         | ±2% (2)           |                     |  |
|                       | Temperature variation            | −40°C <t<sub>A &lt; 85°C</t<sub>        |                                                                 |         | ±0.5%   |                   |                     |  |
| V                     | Line regulation                  | Over V <sub>I</sub> range               |                                                                 |         | ±10     |                   | mV                  |  |
| Vo                    | Load regulation                  | Over I <sub>O</sub> range               |                                                                 |         | ±12     |                   | mV                  |  |
|                       | Total output variation           | Includes set-point, line                | , load, –40°C $\leq$ T <sub>A</sub> $\leq$ 85°C                 |         |         | ±3 <sup>(2)</sup> | %Vo                 |  |
|                       | Adjust range                     | Over V <sub>I</sub> range               |                                                                 | 0.8     |         | 1.8               | V                   |  |
|                       |                                  |                                         | $R_{SET} = 130 \ \Omega, \ V_{O} = 1.8 \ V$                     |         | 87%     |                   |                     |  |
|                       |                                  |                                         | $R_{SET} = 3.57 \text{ k}\Omega, \text{ V}_{O} = 1.5 \text{ V}$ |         | 86%     |                   |                     |  |
| η                     | Efficiency                       | $I_0 = I_0 \max$                        | $R_{SET}$ = 12.1 k $\Omega$ , V <sub>0</sub> = 1.2 V            |         | 84%     |                   |                     |  |
|                       |                                  |                                         | R <sub>SET</sub> = 32.4 kΩ, V <sub>O</sub> = 1 V                |         | 81%     |                   |                     |  |
|                       |                                  |                                         | $R_{SET}$ = open cct., $V_O$ = 0.8 V                            |         | 78%     |                   |                     |  |
|                       | Output voltage ripple (pk-pk)    | 20-MHz bandwidth                        |                                                                 |         | 15      |                   | mV <sub>PP</sub>    |  |
| I <sub>O</sub> (trip) | Overcurrent threshold            | Reset, followed by auto                 | o-recovery                                                      |         | 16      |                   | А                   |  |
|                       | Transient response               | 1-A/µs load step, 50 to                 | 100% I <sub>O</sub> max, C3 = 100 μF                            |         |         |                   |                     |  |
|                       |                                  |                                         |                                                                 | 70      |         | μs                |                     |  |
|                       |                                  |                                         | V <sub>o</sub> over/undershoot                                  |         | 100     |                   | mV                  |  |
|                       | Track control (pin 5)            | IIL Input low current                   | Pin to GND                                                      |         |         | -0.13             | mA                  |  |
|                       |                                  | Control slew-rate limit                 | $C3 \leq C3 \text{ (max)}$                                      |         |         | 1                 | V/ms                |  |
|                       |                                  | V <sub>IH</sub> Input high voltage      | Referenced to GND                                               |         |         | Open (3)          | v                   |  |
|                       | Inhibit control (pin 7)          | VIL Input low voltage                   | Referenced to GND                                               | -0.2    |         | 0.6               | v                   |  |
|                       |                                  | IIL Input low current                   | Pin to GND                                                      |         | -0.24   |                   | mA                  |  |
| I <sub>I</sub> (stby) | Input standby current            | Inhibit (pin 7) to GND,                 | Track (pin 5) open                                              |         | 10      |                   | mA                  |  |
| UVLO                  |                                  | V <sub>I</sub> increasing               |                                                                 |         | 9.5     | 10.4              | V                   |  |
| UVLO                  | Undervoltage lockout             | V <sub>I</sub> decreasing               |                                                                 | 8.8     | 9       |                   | v                   |  |
| fs                    | Switching frequency              | Over $V_{\rm I}$ and $I_{\rm O}$ ranges |                                                                 | 200     | 250     | 300               | kHz                 |  |
|                       |                                  |                                         | Nonceramic (C1)                                                 | 100 (4) |         |                   | υE                  |  |
|                       | External input capacitance       |                                         | 10 (4)                                                          |         |         | μF                |                     |  |
|                       |                                  |                                         | Nonceramic                                                      | 0       | 100 (5) | 3,300 (6)         | _                   |  |
|                       | External output capacitance (C3) | Capacitance value                       | Ceramic                                                         | 0       |         | 300               | μF                  |  |
|                       |                                  | Equivalent series resis                 | tance (nonceramic)                                              | 4 (7)   |         |                   | mΩ                  |  |
| MTBF                  | Reliability                      | Per Telcordia SR-332, benign            | 50% stress, $T_A = 40^{\circ}C$ , ground                        | 5       |         |                   | 10 <sup>6</sup> Hrs |  |

(1) See thermal derating curves for safe operating area (SOA), or consult factory for appropriate derating.

(2) The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1%, with 100 ppm/°C or better temperature stability.

(3) This control pin is pulled up to an internal supply voltage. To avoid risk of damage to the module, *do not* apply an external voltage greater than 7 V. If this input is left open-circuit, the module operates when input power is applied. A small low-leakage (<100 nA) MOSFET is recommended for control. For further information, consult the related application note.</p>

(4) A 10-μF high-frequency ceramic capacitor and 100-μF electrolytic input capacitor are required for proper operation. The electrolytic capacitor must be rated for the minimum ripple current rating. Consult the Application Information for guidance on input capacitor selection.

(5) An external output capacitor is not required for basic operation. Adding 100 μF of distributed capacitance at the load improves the transient response.

(6) This is the calculated maximum. The minimum ESR limitation often results in a lower value. Consult the Application Information for further guidance.

(7) This is the typical ESR for all the electrolytic (nonceramic) output capacitance. Use 7 mΩ as the minimum when using max-ESR values to calculate.

## PTV12010W Characteristic Data; 1.2 V to 5.5 V<sup>(8)(9)</sup>



(8) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3.

(9) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 4, Figure 5, and Figure 6.



#### PTV12010L Characteristic Data; 0.8 V to 1.8 V<sup>(10)(11)</sup>



- (10) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 7, Figure 8, and Figure 9.
- (11) The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 10.

## **DEVICE INFORMATION**

## **TERMINAL FUNCTIONS**

| TERMINAL              |      | DECODIDION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME                  | NO.  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| VI                    | 8    | The positive input voltage power node to the module, which is referenced to common GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Vo                    | 2, 3 | The regulated positive power output with respect to the GND node.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| GND                   | 1, 6 | This is the common ground connection for the $V_I$ and $V_O$ power connections. It is also the 0 VDC reference for the control inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Inhibit               | 7    | The Inhibit pin is an open-collector/drain, active-low input that is referenced to GND. Applying a low-level ground signal to this input disables the module's output and turns off the output voltage. When the Inhibit control is active, the input current drawn by the regulator is significantly reduced. If the inhibit feature is not used, the control pin should be left open-circuit. The module then produces an output voltage whenever a valid input source is applied. Do not place an external pull-up on this pin. For power-up into a non-prebiased output, it is recommended that AutoTrack be utilized for On/Off control. See the Application Information for additional details. |  |  |  |  |  |
| V <sub>o</sub> Adjust | 4    | A 1% resistor must be connected directly between this pin and GND (pin 1) to set the output voltage of the module higher than its lowest value. The temperature stability of the resistor should be 100 ppm/°C (or better). The set-point range is 1.2 V to 5.5 V for W-suffix devices and 0.8 V to 1.8 V for L-suffix devices. The resistor value required for a given output voltage may be calculated using a formula. If left open-circuit, the module output voltage defaults to its lowest value. For further information on output voltage adjustment, consult the related application note.                                                                                                   |  |  |  |  |  |
|                       |      | The specification table gives the standard resistor values for a number of common output voltages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Track                 | 5    | This is an analog control input that enables the output voltage to follow an external voltage. This pin becomes active typically 20 ms after the input voltage has been applied, and allows direct control of the output voltage from 0 V up to the nominal set-point voltage. Within this range, the output follows the voltage at the Track pin on a volt-for-volt basis. When the control voltage is raised above this range, the module regulates at its set-point voltage. The feature allows the output voltage to rise simultaneously with other modules powered from the same input bus. If unused, this input should be connected to $V_{\rm I}$ .                                           |  |  |  |  |  |
|                       |      | NOTE: Due to the undervoltage lockout feature, the output of the module cannot follow its own input voltage during power up. Consult the related Application Information for further guidance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |

## APPLICATION INFORMATION

## ADJUSTING THE OUTPUT VOLTAGE

The V<sub>O</sub> Adjust control (pin 8) sets the output voltage of the PTV12010 product. The adjustment range is from 1.2 V to 5.5 V for the W-suffix modules and 0.8 V to 1.8 V for L-suffix modules. The adjustment method requires the addition of a single external resistor,  $R_{SET}$ , that must be connected directly between the V<sub>O</sub> Adjust and GND (pin 1 or 2). Table 1 gives the standard value of the external resistor for a number of standard voltages, along with the actual output voltage that this resistance value provides. For other output voltages, the value of the required resistor can either be calculated using Equation 1 or simply selected from the range of values given in Table 3.Figure 11 shows the placement of the required resistor.

|                                  |                                           |                                | •                                         |                                |  |  |
|----------------------------------|-------------------------------------------|--------------------------------|-------------------------------------------|--------------------------------|--|--|
|                                  | PTV120                                    | 10W                            | PTV12010L                                 |                                |  |  |
| V <sub>O</sub> (V)<br>(Required) | R <sub>SET</sub> (kΩ)<br>(Standard Value) | V <sub>O</sub> (V)<br>(Actual) | R <sub>SET</sub> (kΩ)<br>(Standard Value) | V <sub>O</sub> (V)<br>(Actual) |  |  |
| 5                                | 0.280                                     | 5.009                          | N/A                                       | N/A                            |  |  |
| 3.3                              | 2.0                                       | 3.294                          | N/A                                       | N/A                            |  |  |
| 2.5                              | 4.32                                      | 2.503                          | N/A                                       | N/A                            |  |  |
| 2                                | 8.06                                      | 2.010                          | N/A                                       | N/A                            |  |  |
| 1.8                              | 11.5                                      | 11.5 1.801 0.13                |                                           | 1.800                          |  |  |
| 1.5                              | 24.3 1.506                                |                                | 3.57                                      | 1.499                          |  |  |
| 1.2                              | Open                                      | 1.200                          | 12.1                                      | 1.201                          |  |  |
| 1.1                              | N/A                                       | N/A                            | 18.7                                      | 1.101                          |  |  |
| 1.0                              | N/A N/A                                   |                                | 32.4                                      | 0.999                          |  |  |
| 0.9                              | N/A N/A                                   |                                | 71.5                                      | 0.901                          |  |  |
| 0.8                              | N/A                                       | N/A                            | Open                                      | 0.800                          |  |  |



- (1) A 0.05-W rated resistor may be used. The tolerance should be 1%, with temperature stability of 100 ppm/°C (or better). Place the resistor as close to the regulator as possible. Connect the resistor directly between pin 8 and pins 1 or 2, using dedicated PCB traces.
- (2) Never connect capacitors from  $V_oAdj$  to either GND or  $V_o$ . Any capacitance added to the  $V_oAdj$  pin affects the stability of the regulator.

Figure 11. Vo Adjust Resistor Placement

Use Equation 1 to calculate the adjust resistor value. See Table 2 for parameters, R<sub>s</sub> and V<sub>min</sub>.

(1)

## **Equation 1. Output Voltage Adjust**

$$R_{set} = 10 \text{ k}\Omega \times \frac{0.8 \text{ V}}{\text{V}_{out} - \text{V}_{min}} - R_{s} \text{ k}\Omega$$

#### **Table 2. Adjust Formula Parameters**

| PARAMETER            | PART NUMBER |           |  |  |  |  |
|----------------------|-------------|-----------|--|--|--|--|
|                      | PTV12010W   | PTV12010L |  |  |  |  |
| V <sub>min</sub> (V) | 1.2         | 0.8       |  |  |  |  |
| V <sub>max</sub> (V) | 5.5         | 1.8       |  |  |  |  |
| R <sub>s</sub> (kΩ)  | 1.82        | 7.87      |  |  |  |  |

#### PTV12010W PTV12010L V<sub>OUT</sub> (V) $R_{SET}$ (k $\Omega$ ) V<sub>OUT</sub> (V) V<sub>OUT</sub> (V) $R_{SET}$ (k $\Omega$ ) $R_{SET}$ (k $\Omega$ ) 1.200 Open 2.70 3.51 0.800 Open 1.250 2.80 3.18 0.825 158.0 312.0 1.300 78.2 2.90 2.89 0.850 152.0 1.350 51.5 3.00 2.62 0.875 98.8 1.400 38.2 3.10 2.39 0.900 72.1 0.925 1.450 30.2 3.20 2.18 56.1 1.50 24.8 3.30 1.99 0.950 45.5 1.82 37.8 1.55 21.0 3.40 0.975 1.60 18.2 3.50 1.66 1.000 32.1 1.51 1.65 16.0 3.60 1.025 27.7 1.70 3.70 1.38 14.2 1.050 24.1 1.26 21.2 1.75 12.7 3.80 1.075 3.90 1.14 1.100 18.8 1.80 11.5 1.04 1.85 10.5 4.00 1.125 16.7 4.10 0.939 1.90 9.61 1.150 15.0 4.20 0.847 13.5 1.95 8.85 1.175 4.30 2.00 8.18 0.761 1.200 12.1 7.59 4.40 0.680 1.250 9.91 2.05 2.10 7.07 4.50 0.604 1.300 8.13 2.15 6.60 4.60 0.533 1.350 6.68 4.70 1.400 2.20 6.18 0.466 5.46 0.402 1.450 4.44 2.25 5.80 4.80 5.45 4.90 0.342 1.50 3.56 2.30 2.35 5.14 5.00 0.285 1.55 2.8 2.40 4.85 5.10 0.231 1.60 2.13 2.45 4.58 5.20 0.180 1.65 1.54 4.33 1.70 2.50 5.30 0.131 1.02 2.55 4.11 5.40 0.085 1.75 0.551 0.041 2.60 3.89 5.50 1.80 0.130 2.65 3.70

### Table 3. Calculated Values of R<sub>SET</sub> for Other Output Voltages



### Capacitor Recommendations for the PTV12010 Series of Power Modules

#### **Input Capacitors**

The required input capacitors are a combination of a 10- $\mu$ F X5R/X7R ceramic, and a 100- $\mu$ F electrolytic type. When V<sub>O</sub> > 3 V the 100- $\mu$ F electrolytic capacitance must be rated for 700 mArms ripple current capability. For V<sub>O</sub> ≤ 3 V, the ripple current rating must be at least 450 mArms. Where applicable, Table 4 gives the maximum output voltage and current limits for a capacitor's rms ripple current rating. The ripple current requirements for the electrolytic capacitance are *conditional* that the 10- $\mu$ F ceramic capacitor is present.

The 10-µF ceramic capacitor is necessary to reduce both the magnitude of ripple current through the electroytic capacitor and the amount of ripple current reflected back to the input source. Ceramic capacitors should be located within 0.5 in. (1,3 cm) of the module input pins. Additional ceramic capacitors can be added to reduce the RMS ripple current requirement for the electrolytic capacitor.

Ripple current (Arms) rating, less than 100 m $\Omega$  of equivalent series resistance (ESR), and temperature are the major considerations when selecting input capacitors. Regular tantalum capacitors have a recommended minimum voltage rating of 2 × (max. dc voltage + ac ripple). This is standard practice to ensure reliability. Only a few tantalum capacitors were found to have sufficient voltage rating to meet this requirement. At temperatures below 0°C, the ESR of aluminum electrolytic capacitors increases. For these applications Os-Con, polymer-tantalum, and polymer-aluminum types should be considered.

#### **Output Capacitor (Optional)**

For applications with load transients (sudden changes in load current), regulator response benefits from external output capacitance. The optional value defined is only required to meet the transient response specification. For most applications, a high-quality computer-grade aluminum electrolytic capacitor is adequate. These capacitors provide decoupling over the frequency range, 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C. For operation below 0°C, tantalum, ceramic, or Os-Con type capacitors are recommended. When using one or more nonceramic capacitors, the calculated equivalent ESR should be no lower than 4 m $\Omega$  (7 m $\Omega$  using the manufacturer's maximum ESR for a single capacitor). A list of preferred low-ESR type capacitors are identified in Table 4.

In addition to electrolytic capacitance, adding a  $10-\mu F$  ceramic capacitor across the output will further reduce the output ripple voltage and improve the regulator's transient response. The measurement of both the output ripple and transient response is also best achieved across a  $10-\mu F$  ceramic capacitor.

#### Ceramic Capacitors

Above 150 kHz, the performance of aluminum electrolytic capacitors is less effective. Multilayer ceramic capacitors have low ESR and a resonant frequency higher than the bandwidth of the regulator. They are recommended to reduce the reflected ripple current at the input as well as improve the transient response of the output. When used on the output their combined ESR is not critical as long as the total value of ceramic capacitance does not exceed approximately 300  $\mu$ F. Also, to prevent the formation of local resonances, do not place more than five identical ceramic capacitors in parallel with values of 10  $\mu$ F or greater.

#### **Tantalum Capacitors**

Tantalum-type capacitors can only be used on the output bus, and are recommended for applications where the ambient operating temperature can be less than 0°C. The AVX TPS, Sprague 593D/594/595 and Kemet T495/T510 capacitor series are suggested over many other tantalum types due to their higher rated surge, power dissipation, and ripple current capability. As a caution, many general-purpose tantalum capacitors have considerably higher ESR, reduced power dissipation and lower ripple current capability. These capacitors are also less reliable as they have reduced power dissipation and surge current ratings. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications.

When specifying Os-con and polymer tantalum capacitors for the output, the minimum ESR limit is encountered before the maximum capacitance value is reached.

#### Capacitor Table

Table 4 identifies the characteristics of capacitors from a number of vendors with acceptable ESR and ripple current (rms) ratings. The recommended number of capacitors required at both the input and output buses is identified for each capacitor type.

**Note:** This is not an extensive capacitor list. Capacitors from other vendors are available with comparable specifications. Those listed are for guidance. The RMS ripple current rating and ESR (at 100 kHz) are critical parameters necessary to ensure both optimum regulator performance and long capacitor life.

|                                              | Capacitor Characteristics |               |                              |                                             |                          |                    | uantity                   |                                |  |
|----------------------------------------------|---------------------------|---------------|------------------------------|---------------------------------------------|--------------------------|--------------------|---------------------------|--------------------------------|--|
| Capacitor Vendor,<br>Type/Series<br>(Style)  | Working<br>Voltage<br>(V) | Value<br>(µF) | Max ESR<br>at 100 kHz<br>(Ω) | Max. Irms<br>Ripple Current<br>at 85°C (mA) | Physical<br>Size<br>(mm) | Input<br>Bus       | Optional<br>Output<br>Bus | Vendor<br>Part Number          |  |
| Panasonic, Aluminum                          | 25                        | 330           | 0.090                        | 755                                         | 10 × 12.5                | 1                  | 1                         | EEUFC1E331                     |  |
| FC (Radial)                                  | 35                        | 180           | 0.090                        | 755                                         | 10 × 12.5                | 1                  | 1                         | EEUFC1V181                     |  |
| FK (SMD)                                     | 25                        | 470           | 0.080                        | 850                                         | 10 × 10.2                | 1                  | 1                         | EEVFK1E471P                    |  |
| United Chemi-Con<br>PXA, Poly-Aluminum (SMD) | 16                        | 150           | 0.026                        | 3430                                        | 10 × 7.7                 | 1                  | ≤4                        | PXA16VC151MJ80TP               |  |
| FP, Os-con (Radial)                          | 20                        | 120           | 0.024                        | 3100                                        | 8 × 10.5                 | 1                  | ≤4                        | 20FP120MG                      |  |
| FS, OS-con (SMD)                             | 20                        | 100           | 0.030                        | 2740                                        | 8 × 10.5                 | 1                  | ≤4                        | 20FS100M                       |  |
| LXZ, Aluminum (Radial)                       | 35                        | 220           | 0.090                        | 760                                         | 10 × 12.5                | 1                  | 1                         | LXZ35VB221M10X12LL             |  |
| Nichicon, Aluminum<br>HD (Radial)            | 25                        | 220           | 0.072                        | 760                                         | 8 × 11.5                 | 1                  | 1                         | UHD1E221MPR                    |  |
| PM (Radial)                                  | 35                        | 220           | 0.090                        | 770                                         | 10 × 15                  | 1                  | 1                         | UPM1V221MHH6                   |  |
| Panasonic, Poly-Aluminum<br>WA (SMD)         | 16                        | 100           | 0.039                        | 2500                                        | 8 × 6.9                  | 1                  | ≤5                        | EEFWA1C101P                    |  |
| S/SE (SMD)                                   | 6.3 <sup>(1)</sup>        | 180           | 0.005                        | 4000                                        | 7.3 × 4.3<br>× 4.2       | N/R <sup>(2)</sup> | ≤1                        | EEFSE0J181R ( $V_0 \le 5.1V$ ) |  |
| Sanyo<br>SVP, Os-Con (SMD)                   | 20                        | 100           | 0.024                        | >3300                                       | 8 × 12                   | 1                  | ≤4                        | 20SVP100M                      |  |
| SP, Os-Con                                   | 20                        | 120           | 0.024                        | >3100                                       | 8 × 10.5                 | 1                  | ≤4                        | 20SP120M                       |  |
| TPE, Pos-cap (SMD)                           | 10                        | 220           | 0.025                        | >2400                                       | 7.3 × 5.7                | 1                  | ≤4                        | 10TPE220ML                     |  |
| AVX, Tantalum, TPS (SMD)                     | 10                        | 100           | 0.100                        | >1090                                       | 7.3× 5.7×4.1             | N/R (2)            | ≤5                        | TPSD107M010R0100               |  |
|                                              | 10                        | 220           | 0.100                        | >1414                                       | 7.3× 5.7×4.1             | N/R (2)            | ≤5                        | TPSV227M010R0100               |  |
|                                              | 25                        | 68            | 0.095                        | >1451                                       | 7.3× 5.7×4.1             | 2                  | ≤5                        | TPSV686M025R0095               |  |
| Kemet (SMD)<br>T520, Poly-Tant (SMD)         | 10                        | 100           | 0.080                        | 1200                                        | 7.3×5.7×4                | N/R (2)            | ≤5                        | T520D107M010AS                 |  |
| T495, Tantalum (SMD)                         | 10                        | 100           | 0.100                        | >1100                                       | 7.3×5.7×4                | N/R (2)            | ≤1                        | T495X107M010AS                 |  |
| Vishay-Sprague                               | 10                        | 150           | 0.090                        | 1100                                        | 7.3×6×4.1                | N/R (2)            | ≤5                        | 594D157X0010C2T                |  |
| 594D, Tantalum (SMD)                         | 25                        | 68            | 0.095                        | 1600                                        | 7.3×6×4.1                | 2                  | ≤5                        | 594D686X0025R2T                |  |
| 94SP, Organic (Radial)                       | 16                        | 100           | 0.075                        | 2890                                        | 10 × 10.5                | 1                  | ≤2                        | 94SP107X0016FBP                |  |
| Kemet, Ceramic X5R (SMD)                     | 16                        | 10            | 0.002                        | —                                           |                          | ≥1 (3)             | ≤5                        | C1210C106M4PAC                 |  |
|                                              | 6.3                       | 47            | 0.002                        |                                             | 3225 mm                  | N/R (2)            | ≤5                        | C1210C476K9PAC                 |  |
| Murata, Ceramic X5R<br>(SMD)                 | 6.3                       | 100           |                              |                                             |                          | N/R <sup>(2)</sup> | ≤3                        | GRM32ER60J107M                 |  |
|                                              | 6.3                       | 47            | 0.002                        | _                                           | 3225 mm                  | N/R <sup>(2)</sup> | ≤5                        | GRM32ER60J476M                 |  |
|                                              | 16                        | 22            |                              |                                             |                          | ≥1 <sup>(3)</sup>  | ≤5                        | GRM32ER61C226K                 |  |
|                                              | 16                        | 10            |                              |                                             |                          | ≥1 <sup>(3)</sup>  | ≤5                        | GRM32DR61C106K                 |  |
| TDK, Ceramic X5R (SMD)                       | 6.3                       | 100           |                              |                                             |                          | N/R (2)            | ≤3                        | C3225X5R0J107MT                |  |
|                                              | 6.3                       | 47            | 0.000                        |                                             | 2005                     | N/R <sup>(2)</sup> | ≤5                        | C3225X5R0J476MT                |  |
|                                              | 16                        | 22            | 0.002                        |                                             | 3225 mm                  | ≥1 <sup>(3)</sup>  | ≤5                        | C3225X5R1C226MT                |  |
|                                              | 16                        | 10            |                              |                                             |                          | ≥1 (3)             | ≤5                        | C3225X5R1C106MT                |  |

| Table 4. Inpu | t/Output | Capacitors |
|---------------|----------|------------|
|---------------|----------|------------|

(1) The voltage rating of this capacitor only allows it to be used for output voltages that are equal to, or less than, 5.1 V.

(2) N/R - Not recommended. The voltage rating does not meet the minimum operating limits.

(3) Ceramic capacitors are required to complement electrolytic types at the input and to reduce high-frequency ripple current.

## PTV12010L PTV12010W SLTS234B-DECEMBER 2004-REVISED FEBRUARY 2007

#### **Designing for Fast Load Transients**

The transient response of the dc/dc converter has been characterized using a load transient with a di/dt of 1 A/µs. The typical voltage deviation for this load transient is given in the data sheet specification table using the optional value of output capacitance. As the di/dt of a transient is increased, the response of a converter regulation circuit ultimately depends on its output capacitor decoupling network. This is an inherent limitation with any dc/dc converter once the speed of the transient exceeds its bandwidth capability. If the target application specifies a higher di/dt or lower voltage deviation, the requirement can only be met with additional output capacitor decoupling. In these cases special attention must be paid to the type, value and ESR of the capacitors selected.

#### Features of the PTH Family of Non-Isolated Wide Output Adjust Power Modules

#### Introduction

The PTH/PTV family of non-isolated, wide-output adjustable power modules are optimized for applications that require a flexible, high performance module that is small in size. Each of these products are POLA<sup>™</sup> compatible. POLA-compatible products are produced by a number of manufacturers, and offer customers advanced, nonisolated modules with the same footprint and form factor. POLA parts are also ensured to be interoperable, thereby, providing customers with second-source availability.

From the basic, *Just Plug it In* functionality of the 6-A modules, to the 30-A rated feature-rich PTHxx030, these products were designed to be very flexible, yet simple to use. The features vary with each product. Table 5 provides a quick reference to the features by product series and input bus voltage.

| Series       | Input Bus (V) | I <sub>O</sub> (A) | Adjust<br>(Trim) | On/Off<br>Inhibit | Over-<br>Current | Prebias<br>Startup | Auto-<br>Track™ | Margin<br>Up/Down | Output<br>Sense | Thermal<br>Shutdown |
|--------------|---------------|--------------------|------------------|-------------------|------------------|--------------------|-----------------|-------------------|-----------------|---------------------|
|              | 3.3           | 6                  | •                | •                 | •                | •                  | •               |                   |                 |                     |
| PTHxx050     | 5             | 6                  | •                | •                 | •                | •                  | •               |                   |                 |                     |
|              | 12            | 6                  | •                | •                 | •                | •                  | •               |                   |                 |                     |
| DTI Ivy060   | 3.3 / 5       | 10                 | •                | •                 | •                | •                  | •               | •                 | •               |                     |
| PTHxx060     | 12            | 8                  | •                | •                 | •                | •                  | •               | •                 | •               |                     |
| DTI boy010   | 3.3 / 5       | 15                 | •                | •                 | •                | •                  | •               | •                 | •               |                     |
| PTHxx010     | 12            | 12                 | •                | •                 | •                | •                  | •               | •                 | •               |                     |
|              | 5             | 8                  | •                | •                 | •                | •                  | •               |                   |                 |                     |
| PTVxx010     | 12            | 8                  | •                | •                 | •                | •                  | •               |                   |                 |                     |
| DTI have 000 | 3.3 / 5       | 22                 | •                | •                 | •                | •                  | •               | •                 | •               | •                   |
| PTHxx020     | 12            | 18                 | •                | •                 | •                | •                  | •               | •                 | •               | •                   |
| DT\ (000     | 5             | 18                 | •                | •                 | •                | •                  | •               |                   | •               | •                   |
| PTVxx020     | 12            | 16                 | •                | •                 | •                | •                  | •               |                   | •               | •                   |
| DTI hav020   | 3.3 / 5       | 30                 | •                | •                 | •                | •                  | •               | •                 | •               | •                   |
| PTHxx030     | 12            | 26                 | •                | •                 | •                | •                  | •               | •                 | •               | •                   |

Table 5. Operating Features by Series and Input Bus Voltage

For simple point-of-use applications, the PTH12050 (6A) provides operating features such as an on/off inhibit, output voltage trim, prebias start-up and overcurrent protection. The PTH12060 (10A), and PTH12010 (12A) include an output voltage sense, and margin up/down controls. Then the higher output current, PTH12020 (18A) and PTH12030 (26A) products incorporate overtemperature shutdown protection.

The PTV12010 and PTV12020 are similar parts offered in a vertical, single in-line pin (SIP) profile, at slightly lower current ratings.

All of the products referenced in Table 5 include Auto-Track<sup>™</sup>. This feature was specifically designed to simplify the task of sequencing the supply voltages in a power system. This and other features are described in the following sections.

#### POWER-UP INTO A NON-PREBIASED OUTPUT — AUTO-TRACK™ FUNCTION

The Auto-Track function is unique to the PTH/PTV family, and is available with all POLA products. Auto-Track was designed to simplify the amount of circuitry required to make the output voltage from each module power up and power down in sequence. The sequencing of two or more supply voltages during power up is a common requirement for complex mixed-signal applications that use dual-voltage VLSI ICs such as the TMS320<sup>™</sup> DSP family, microprocessors, and ASICs.

#### Basic Power-Up using Auto-Track™

For applications requiring output voltage on/off control, each series of the PTH family incorporates the track control pin. The Auto-Track feature should be used instead of the inhibit feature wherever there is a requirement for the output voltage from the regulator to be turned on/off.

Figure 12 shows the typical application for basic start-up. Note the discrete transistor (Q1). The track input has its own internal pull-up to a potential of 5 V to 13.2 V The input is not compatible with TTL logic devices. An open-collector (or open-drain) discrete transistor or supply voltage supervisor (TPS3808 or TPS7712) is recommended for control.



Figure 12. Basic Start-up Control Circuit

Turning on Q1 applies a low voltage to the track control pin and disables the output of the module. If Q1 is then turned off, the output ramps immediately to the regulated output voltage. A regulated output voltage is produced within 35 ms. With the initial application of the input source voltage, the track pin must be held low (Q1 turned ON) for at least 40 ms. Figure 13 shows the typical rise in both the output voltage and input current, following the turn off of Q1. The turn off of Q1 corresponds to the rise in the waveform, Q1 Vds. The waveforms were measured with a 10-A constant current load.



t - Time - 40 ms/div

Figure 13. Power-Up from Track Control

#### NOTE:

If a prebias condition is not present, it is highly recommended that the Track control pin be used for controlled power-up and power-down. If Track control is not used, the output voltage starts up and overshoots by as much as 10%, before settling at the output voltage setpoint.

#### How Auto-Track<sup>™</sup> Works

Auto-Track works by forcing the module output voltage to follow a voltage presented at the *Track* control pin <sup>(1)</sup>. This control range is limited to between 0 V and the module set-point voltage. Once the track-pin voltage is raised above the set-point voltage, the module output remains at its set-point <sup>(2)</sup>. As an example, if the *Track* pin of a 2.5-V regulator is at 1 V, the regulated output is 1 V. If the voltage at the *Track* pin rises to 3 V, the regulated output does not go higher than 2.5 V.

When under Auto-Track control, the regulated output from the module follows the voltage at its *Track* pin on a volt-for-volt basis. By connecting the *Track* pin of a number of these modules together, the output voltages follow a common signal during power up and power down. The control signal can be an externally generated master ramp waveform, or the output voltage from another power supply circuit <sup>(3)</sup>. For convenience, the *Track* input incorporates an internal RC-charge circuit. This operates off the module input voltage to produce a suitable rising waveform at power up.

#### Typical Auto-Track Application

The basic implementation of Auto-Track allows for simultaneous voltage sequencing of a number of Auto-Track compliant modules. Connecting the *Track* inputs of two or more modules forces their track input to follow the same collective RC-ramp waveform, and allows their power-up sequence to be coordinated from a common Track control signal. This can be an open-collector (or open-drain) device, such as a power-up reset voltage supervisor IC. See U3 in Figure 14.

To coordinate a power-up sequence, the Track control must first be pulled to ground potential through R<sub>TRK</sub> as defined in Figure 14. This should be done at or before input power is applied to the modules. The ground signal should be maintained for at least 40 ms after input power has been applied. This brief period gives the modules time to complete their internal soft-start initialization <sup>(4)</sup>, enabling them to produce an output voltage. A low-cost supply voltage supervisor IC, that includes a built-in time delay, is an ideal component for automatically controlling the Track inputs at power up.

Figure 14 shows how the TL7712A supply voltage supervisor IC (U3) can be used to coordinate the sequenced power up of two 12-V input Auto-Track modules. The output of the TL7712A supervisor becomes active above an input voltage of 3.6 V, enabling it to assert a ground signal to the common track control well before the input voltage has reached the module's undervoltage lockout threshold. The ground signal is maintained until approximately 43 ms after the input voltage has risen above U3's voltage threshold, which is 10.95 V. The 43-ms time period is controlled by the capacitor C3. The value of 3.3  $\mu$ F provides sufficient time delay for the modules to complete their internal soft-start initialization. The output voltage of each module remains at zero until the track control voltage is allowed to rise. When U3 removes the ground signal, the track control voltage automatically rises. This causes the output voltage of each module to rise simultaneously with the other modules, until each reaches its respective set-point voltage.

Figure 15 shows the output voltage waveforms from the circuit of Figure 14 after input voltage is applied to the circuit. The waveforms,  $V_01$  and  $V_02$ , represent the output voltages from the two power modules, U1 (3.3 V) and U2 (1.8 V), respectively.  $V_{TRK}$ ,  $V_01$ , and  $V_02$  are shown rising together to produce the desired simultaneous power-up characteristic.

The same circuit also provides a power-down sequence. When the input voltage falls below U3's voltage threshold, the ground signal is re-applied to the common track control. This pulls the track inputs to zero volts, forcing the output of each module to follow, as shown in Figure 16. In order for a simultaneous power-down to occur, the track inputs must be pulled low before the input voltage has fallen below the modules' undervoltage lockout. This is an important constraint. Once the modules recognize that a valid input voltage is no longer present, their outputs can no longer follow the voltage applied at their track input. During a power-down sequence, the fall in the output voltage from the modules is limited by the maximum output capacitance and the Auto-Track slew rate. If the *Track* pin is pulled low at a slew rate greater than 1 V/ms, the discharge of the output capacitors will induce large currents which could exceed the peak current rating of the module. This will result in a reduction in the maximum allowable output capacitance as listed in the Electrical Characteristics table. When controlling the *Track* pin of the PTH12060W using a voltage supervisor IC, the slew rate is increased, therefore  $C_0$ max is reduced to 2200 µF.

#### Notes on Use of Auto-Track™

- 1. The *Track* pin voltage must be allowed to rise above the module set-point voltage before the module regulates at its adjusted set-point voltage.
- 2. The Auto-Track function tracks almost any voltage ramp during power up, and is compatible with ramp speeds of up to 1 V/ms.
- 3. The absolute maximum voltage that may be applied to the *Track* pin is the input voltage V<sub>I</sub>.
- 4. The module cannot follow a voltage at its track control input until it has completed its soft-start initialization. This takes about 40 ms from the time that a valid voltage has been applied to its input. During this period, it is recommended that the *Track* pin be held at ground potential.
- 5. The Auto-Track function is disabled by connecting the *Track* pin to the input voltage (V<sub>I</sub>). When Auto-Track is disabled, the output voltage rises at a quicker and more linear rate after input power has been applied.



Figure 14. Sequenced Power Up and Power Down Using Auto-Track



Submit Documentation Feedback

### POWER-UP INTO A PREBIASED OUTPUT — START-UP USING INHIBIT CONTROL

The capability to start up into an output prebias condition is now available to all the 12-V input, PTH series of power modules. (Note that this is a feature enhancement for the many of the W-suffix products)<sup>[1]</sup>.

A prebias startup condition occurs as a result of an external voltage being present at the output of a power module prior to its output becoming active. This often occurs in complex digital systems when current from another power source is backfed through a dual-supply logic component, such as an FPGA or ASIC. Another path might be via clamp diodes, sometimes used as part of a dual-supply power-up sequencing arrangement. A prebias can cause problems with power modules that incorporate synchronous rectifiers. This is because under most operating conditions, such modules can sink as well as source output current. The 12-V input PTH modules all incorporate synchronous rectifiers, but does not sink current during startup, or whenever the Inhibit pin is held low.

#### **Conditions for Prebias Holdoff**

In order for the module to allow an output prebias voltage to exist (and not sink current), certain conditions must be maintained. The module holds off a prebias voltage when the Inhibit pin is held low, and whenever the output is allowed to rise under soft-start control. Power up under soft-start control occurs upon the removal of the ground signal to the Inhibit pin (with input voltage applied), or when input power is applied with Auto-Track disabled <sup>[2]</sup>. To further ensure that the regulator doesn't sink output current, (even with a ground signal applied to its Inhibit), the input voltage must always be greater than the applied prebias source. This condition must exist throughout the power-up sequence <sup>[3]</sup>.

The soft-start period is complete when the output begins rising above the prebias voltage. Once it is complete the module functions as normal, and sinks current if a voltage higher than the nominal regulation value is applied to its output.

Note: If a prebias condition is not present, the soft-start period is complete when the output voltage has risen to either the set-point voltage, or the voltage applied at the module's Track control pin, whichever is lowest. to its output.

#### Prebias Demonstration Circuit

Figure 17 shows the startup waveforms for the demonstration circuit shown in Figure 18. The initial rise in  $V_02$  is the prebias voltage, which is passed from the VCCIO to the VCORE voltage rail through the ASIC. Note that the output current from the PTH12010L module ( $I_02$ ) is negligible until its output voltage rises above the applied prebias.



## PTV12010L PTV12010W SLTS234B-DECEMBER 2004-REVISED FEBRUARY 2007





Figure 18. Application Circuit Demonstrating Prebias Startup

#### Notes:

- 1. Output prebias holdoff is an inherent feature to all PTH120x0L and PTV120x0W/L modules. It has now been incorporated into all modules (including W-suffix modules with part numbers of the form PTH120x0W), with a production lot date code of *0423* or later.
- 2. The prebias start-up feature is not compatible with Auto-Track. If the rise in the output is limited by the voltage applied to the Track control pin, the output sinks current during the period that the track control voltage is below that of the back-feeding source. For this reason, it is recommended that Auto-Track be disabled when not being used. This is accomplished by connecting the Track pin to the input voltage, V<sub>I</sub>. This raises the Track pin voltage well above the set-point voltage prior to the module's start up, thereby, defeating the Auto-Track feature.
- 3. To further ensure that the regulator's output does not sink current when power is first applied (even with a ground signal applied to the Inhibit control pin), the input voltage must always be greater than the applied prebias source. This condition must exist *throughout* the power-up sequence of the power system.

#### **Overcurrent Protection**

For protection against load faults, all modules incorporate output overcurrent protection. Applying a load that exceeds the regulator's overcurrent threshold causes the regulated output to shut down. Following shutdown, a module periodically attempts to recover by initiating a soft-start power-up. This is described as a *hiccup* mode of operation, whereby, the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced. Once the fault is removed, the module automatically recovers and returns to normal operation.

#### **Overtemperature Protection (OTP)**

The PTH12020, PTV12020, and PTH12030 products have overtemperature protection. These products have an on-board temperature sensor that protects the module's internal circuitry against excessively high temperatures. A rise in the internal temperature may be the result of a drop in airflow, or a high ambient temperature. If the internal temperature exceeds the OTP threshold, the module's Inhibit control is internally pulled low. This turns the output off. The output voltage drops as the external output capacitors are discharged by the load circuit. The recovery is automatic, and begins with a soft-start power up. It occurs when the sensed temperature decreases by about 10°C below the trip point.

Note: The overtemperature protection is a last resort mechanism to prevent thermal stress to the regulator. Operation at or close to the thermal shutdown temperature is not recommended and will reduce the long-term reliability of the module. Always operate the regulator within the specified Safe Operating Area (SOA) limits for the worst-case conditions of ambient temperature and airflow.



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •   | Eco Plan                               | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                                    | (6)              | (3)                |              | (4/5)          |         |
| PTV12010LAD      | ACTIVE | SIP MODULE   | EVA     | 8    | 70  | RoHS (In<br>Work) & Green<br>(In Work) | SN               | N / A for Pkg Type | -40 to 85    |                | Samples |
| PTV12010LAH      | ACTIVE | SIP MODULE   | EVA     | 8    | 70  | RoHS (In<br>Work) & Green<br>(In Work) | SN               | N / A for Pkg Type | -40 to 85    |                | Samples |
| PTV12010WAD      | ACTIVE | SIP MODULE   | EVA     | 8    | 70  | RoHS (In<br>Work) & Green<br>(In Work) | SN               | N / A for Pkg Type | -40 to 85    |                | Samples |
| PTV12010WAH      | ACTIVE | SIP MODULE   | EVA     | 8    | 70  | RoHS (In<br>Work) & Green<br>(In Work) | SN               | N / A for Pkg Type | -40 to 85    |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**ROHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

27-Apr-2017

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated