Support \& Community

# TS3A24159 0.3-』 2-Channel SPDT Bidirectional Analog Switch Dual-Channel 2:1 Multiplexer and Demultiplexer 

## 1 Features

- Specified Break-Before-Make Switching
- Low ON-State Resistance ( $0.3 \Omega$ Max)
- Low Charge Injection
- Excellent ON-State Resistance Matching
- Low Total Harmonic Distortion (THD)
- $1.65-\mathrm{V}$ to $3.6-\mathrm{V}$ Single-Supply Operation
- Control Inputs Are 1.8-V Logic Compatible
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
- 2000-V Human-Body Model
(A114-B, Class II)
- 1000-V Charged-Device Model (C101)


## 2 Applications

- Cell Phones
- PDAs
- Portable Instrumentation
- Audio and Video Signal Routing
- Low-Voltage Data-Acquisition Systems
- Communication Circuits
- Modems
- Hard Drives
- Computer Peripherals
- Wireless Terminals and Peripherals


## 3 Description

The TS3A24159 is a 2-channel single-pole doublethrow (SPDT) bidirectional analog switch that is designed to operate from 1.65 V to 3.6 V . It offers low ON -state resistance and excellent ON -state resistance matching with the break-before-make feature, to prevent signal distortion during the transferring of a signal from one channel to another. The device has excellent total harmonic distortion (THD) performance, low ON-state resistence, and consumes very low power. These are some of the features that make this device suitable for a variety of markets and many different applications.

Device Information ${ }^{(1)}$

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| :---: | :--- | :--- |
| TS3A24159 | $\operatorname{VSSOP~(10)~}$ | $3.00 \mathrm{~mm} \times 3.00 \mathrm{~mm}$ |
|  | $\operatorname{VSON}(10)$ | $3.00 \mathrm{~mm} \times 3.00 \mathrm{~mm}$ |
|  | DSBGA (10) | $1.86 \mathrm{~mm} \times 1.35 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.


## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 5
6.1 Absolute Maximum Ratings ..... 5
6.2 ESD Ratings ..... 5
6.3 Recommended Operating Conditions ..... 5
6.4 Thermal Information ..... 6
6.5 Electrical Characteristics for 3-V Supply ..... 6
6.6 Electrical Characteristics for 2.5-V Supply ..... 7
6.7 Electrical Characteristics for 1.8-V Supply ..... 8
6.8 Switching Characteristics for a 3-V Supply ..... 10
6.9 Switching Characteristics for a $2.5-\mathrm{V}$ Supply ..... 10
6.10 Switching Characteristics for a 1.8-V Supply ..... 10
6.11 Typical Characteristics ..... 11
7 Parameter Measurement Information ..... 13
8 Detailed Description ..... 17
8.1 Overview ..... 17
8.2 Functional Block Diagram ..... 17
8.3 Feature Description ..... 17
8.4 Device Functional Modes ..... 17
9 Application and Implementation ..... 18
9.1 Application Information ..... 18
9.2 Typical Application ..... 18
10 Power Supply Recommendations ..... 20
11 Layout. ..... 20
11.1 Layout Guidelines ..... 20
11.2 Layout Example ..... 20
12 Device and Documentation Support ..... 21
12.1 Documentation Support ..... 21
12.2 Community Resources. ..... 21
12.3 Trademarks ..... 21
12.4 Electrostatic Discharge Caution. ..... 21
12.5 Glossary ..... 21
13 Mechanical, Packaging, and Orderable Information ..... 21

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision C (February 2008) to Revision D Page

- Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ..... 1
- Changed $\mathrm{V}+$ to $\mathrm{V}_{\mathrm{CC}}$ throughout the document to meet JEDEC standards ..... 1


## 5 Pin Configuration and Functions



Pin Functions - VSSOP and VSON

| PIN |  | I/O |  |
| :--- | :---: | :---: | :--- |
| NO. | NAME |  |  |
| 1 | V | CC | - |
| DESCRIPTION |  |  |  |
| 2 | NO1 | Power Supply |  |
| 3 | COM1 | I/O | Normally Open Signal Path |
| 4 | IN1 | I | Digital Control to Connect COM to NO or NC |
| 5 | NC1 | I/O | Normally Closed Signal Path |
| 6 | GND | - | Ground |
| 7 | NC2 | I/O | Normally Closed Signal Path |
| 8 | IN2 | I | Digital Control to Connect COM to NO or NC |
| 9 | COM2 | I/O | Common Signal Path |
| 10 | NO2 | I/O | Normally Open Signal Path |

## YZP Package <br> 10-Pin DSBGA <br> Top-Through View



YZP Package Terminal Assignments

| $\mathbf{D}$ | NO2 | $\mathrm{V}_{\mathrm{CC}}$ | NO1 |
| :---: | :---: | :---: | :---: |
| $\mathbf{C}$ | COM2 |  | COM1 |
| $\mathbf{B}$ | IN2 |  | IN1 |
| $\mathbf{A}$ | NC2 | GND | NC1 |
|  | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ |

## Pin Functions - DSBGA

| PIN |  | I/O |  |
| :--- | :---: | :---: | :--- |
| NO. | NAME |  |  |
| A1 | NC1 | I/O | Normally Closed Signal Path |
| A2 | GND | - | Ground |
| A3 | NC2 | I/O | Normally Closed Signal Path |
| B1 | IN1 | I | Digital Control to Connect COM to NO or NC |
| B3 | IN2 | I | Digital Control to Connect COM to NO or NC |
| C1 | COM1 | I/O | Common Signal Path |
| C3 | COM2 | I/O | Common Signal Path |
| D1 | NO1 | I/O | Normally Open Signal Path |
| D2 | VCC | - | Power Supply |
| D3 | NO2 | I/O | Normally Open Signal Path |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}{ }^{(2)}$

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage ${ }^{(3)}$ |  | -0.5 | 3.6 | V |
| $\mathrm{V}_{\mathrm{NC}}$ <br> $\mathrm{V}_{\mathrm{NO}}$ <br> $\mathrm{V}_{\text {Com }}$ | Signal voltage ${ }^{(3)}$ (4) (5) |  | -0.5 | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| I IOK | Analog port diode current | $\mathrm{V}_{\mathrm{NC}}, \mathrm{V}_{\mathrm{NO}}, \mathrm{V}_{\mathrm{COM}}<0$ | -50 | 50 | mA |
| ${ }_{\text {INC }}$ | ON-state switch current |  | -300 | 300 |  |
| $\begin{aligned} & l_{\mathrm{NO}} \\ & \mathrm{I}_{\mathrm{COOM}} \end{aligned}$ | ON-state peak switch current ${ }^{(6)}$ | $\mathrm{V}_{\mathrm{NC}}, \mathrm{V}_{\mathrm{NO}}, \mathrm{V}_{\text {COM }}=0$ to $\mathrm{V}_{\text {CC }}$ | -500 | 500 | mA |
| $\mathrm{V}_{\text {IN }}$ | Digital input voltage |  | -0.5 | 3.6 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Digital input clamp current ${ }^{(3)}{ }^{(4)}$ | $\mathrm{V}_{1}<0$ | -50 |  | mA |
| ICC | Continuous current through $\mathrm{V}_{\text {CC }}$ |  |  | 100 | mA |
| $\mathrm{I}_{\text {GND }}$ | Continuous current through GND |  | -100 |  | mA |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature |  | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum
(3) All voltages are with respect to ground, unless otherwise specified.
(4) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
(5) This value is limited to 5.5 V maximum.
(6) Pulse at 1 -ms duration $<10 \%$ duty cycle

### 6.2 ESD Ratings

| VALUE |  |  | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{(\text {(ESD })}$ | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | 2000 |
|  |  | 1000 | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | MAX | UNIT |
| :--- | :--- | ---: | :---: | :---: |
| $V_{C C}$ | Supply Voltage | 1.65 | 3.6 | V |
| $\mathrm{~V}_{\text {NC }}$ | Signal Voltage | 0 | $V_{C C}$ | V |
| $\mathrm{~V}_{\mathrm{NO}}$ |  |  |  |  |
| $\mathrm{V}_{\mathrm{COM}}$ |  | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IN}}$ | Digital Input Voltage | 0 |  |  |

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | TS3A24159 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DGS (VSSOP) | DRC (VSON) | YZP (DSBGA) |  |
|  |  | 10 PINS | 10 PINS | 10 PINS |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 154 | 49.4 | 90.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 37.9 | 71.2 | 0.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 83.6 | 23.8 | 8.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter | 1.4 | 2.2 | 3.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\mathrm{JB}}$ | Junction-to-board characterization parameter | 82.2 | 23.8 | 8.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | N/A | 6.1 | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics for 3-V Supply

$\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER |  | TEST CONDITIONS |  | $\mathrm{T}_{\text {A }}$ | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH |  |  |  |  |  |  |  |  |  |
| Analog signal range | $\begin{gathered} \mathrm{V}_{\mathrm{COM}}, \mathrm{~V}_{\mathrm{NO}} \\ \mathrm{~V}_{\mathrm{NC}} \end{gathered}$ |  |  |  |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Peak ON resistance | $\mathrm{r}_{\text {peak }}$ | $\begin{aligned} & 0 \leq\left(\mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}\right) \leq \mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{I}_{\mathrm{COM}}=-100 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ | 2.7 V |  | 0.2 | 0.3 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.35 |  |
| ON-state resistance | $r_{\text {on }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COM}}=-100 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ | 2.7 V |  | 0.26 | 0.3 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.34 |  |
| ON-state resistance match between channels | $\Delta r_{\mathrm{on}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=2 \mathrm{~V}, 0.8 \mathrm{~V} \text {, } \\ & \mathrm{I}_{\mathrm{COM}}=-100 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ | 2.7 V |  | 0.01 | 0.05 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.05 |  |
| ON-state resistance flatness | $\mathrm{r}_{\text {on(flat) }}$ | $\begin{aligned} & 0 \leq\left(\mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}\right) \leq \mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{I}_{\mathrm{COM}}=-100 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ | 2.7 V | 0.13 |  |  | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=2 \mathrm{~V}, 0.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COM}}=-100 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ |  |  | 0.01 | 0.04 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.05 |  |
| NC, NO OFF leakage current | $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$, $\mathrm{I}_{\mathrm{NO}(\text { OFF })}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3 \mathrm{~V}, \\ & \text { or } \\ & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, \end{aligned}$ | Switch OFF, <br> See Figure 11 | $25^{\circ} \mathrm{C}$ | 3.6 V | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -50 |  | 50 |  |
| NC, NO ON leakage current | $\mathrm{I}_{\mathrm{NC}(\mathrm{ON}),}$, $\mathrm{I}_{\mathrm{NO}(\mathrm{ON})}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=$ Open, or $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=$ Open, | Switch ON, See Figure 12 | $25^{\circ} \mathrm{C}$ | 3.6 V | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -100 |  | 100 |  |
| COM ON leakage current | $\mathrm{I}_{\text {COM(ON }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=\text { Open, } \mathrm{V}_{\mathrm{COM}}=1 \mathrm{~V}, \\ & \text { or } \\ & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=\text { Open, } \mathrm{V}_{\mathrm{COM}}=3 \mathrm{~V}, \end{aligned}$ | Switch ON, See Figure 12 | $25^{\circ} \mathrm{C}$ | 3.6 V | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -100 |  | 100 |  |

DIGITAL CONTROL INPUTS (IN1, IN2) ${ }^{(2)}$

| Input logic high | $\mathrm{V}_{\mathrm{IH}}$ |  | Full |  | 1.4 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input logic low | $\mathrm{V}_{\mathrm{IL}}$ |  | Full |  |  |  | 0.5 | V |
| Input leakage current | $I_{\text {IH }}, I_{\text {IL }}$ | $\mathrm{V}_{\mathrm{I}}=3.6 \mathrm{~V}$ or 0 | $25^{\circ} \mathrm{C}$ | 3.6 V | -40 | 5 | 40 | nA |
|  |  |  | Full |  | -50 |  | 50 |  |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum
(2) All unused digital inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the Tl application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## Electrical Characteristics for 3-V Supply (continued)

$\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER |  | TEST CONDITIONS |  | $\mathrm{T}_{\text {A }}$ | $\mathrm{V}_{\mathrm{Cc}}$ | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC |  |  |  |  |  |  |  |  |
| Charge injection | $Q_{C}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{GEN}}=0, \\ & \mathrm{R}_{\mathrm{GEN}}=0, \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=1 \mathrm{nF},$ <br> See Figure 19 | $25^{\circ} \mathrm{C}$ | 3 V | 9 |  | pC |
| NC, NO OFF capacitance | $\mathrm{C}_{\mathrm{NC} \text { (OFF) }}$, <br> $\mathrm{C}_{\mathrm{NO}(\mathrm{OFF})}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{CC}}$ or GND, Switch OFF, | See Figure 13 | $25^{\circ} \mathrm{C}$ | 3 V | 90 |  | pF |
| NC, NO ON capacitance | $\mathrm{C}_{\mathrm{NC}(\mathrm{ON})}$, <br> $\mathrm{C}_{\mathrm{NO}(\mathrm{ON})}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{CC}}$ or GND , Switch ON, | See Figure 13 | $25^{\circ} \mathrm{C}$ | 3 V | 224 |  | pF |
| COM ON capacitance | $\mathrm{C}_{\text {COM(ON) }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{CC}} \text { or GND, } \\ & \text { Switch ON, } \\ & \hline \end{aligned}$ | See Figure 13 | $25^{\circ} \mathrm{C}$ | 3 V | 250 |  | pF |
| Digital input capacitance | $\mathrm{C}_{1}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND, | See Figure 13 | $25^{\circ} \mathrm{C}$ | 3 V | 2 |  | pF |
| Bandwidth | BW | $\mathrm{R}_{\mathrm{L}}=50 \Omega,$ <br> Switch ON, | See Figure 16 | $25^{\circ} \mathrm{C}$ | 3 V | 23 |  | MHz |
| OFF isolation | OISO | $\begin{aligned} & R_{L}=50 \Omega, \\ & \mathrm{f}=1 \mathrm{MHz}, \end{aligned}$ | See Figure 17 | $25^{\circ} \mathrm{C}$ | 3 V | -72 |  | dB |
| Crosstalk | $\mathrm{X}_{\text {TALK }}$ | $\begin{aligned} & R_{\mathrm{L}}=50 \Omega, \\ & \mathrm{f}=1 \mathrm{MHz}, \end{aligned}$ | See Figure 18 | $25^{\circ} \mathrm{C}$ | 3 V | -96 |  | dB |
| Total harmonic distortion | THD | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=600 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \end{aligned}$ | $\begin{aligned} & f=20 \mathrm{~Hz} \text { to } \\ & 20 \mathrm{kHz}, \\ & \text { See Figure } 20 \end{aligned}$ | $25^{\circ} \mathrm{C}$ | 3 V | 0.003\% |  |  |
| SUPPLY |  |  |  |  |  |  |  |  |
| Positive supply current | $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | $25^{\circ} \mathrm{C}$ | 3.6 V | 15 | 100 | nA |
|  |  |  |  | Full |  | 1 |  | $\mu \mathrm{A}$ |

### 6.6 Electrical Characteristics for 2.5-V Supply

$\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to $2.7 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER |  | TEST CONDITIONS |  | $\mathrm{T}_{\text {A }}$ | $\mathrm{V}_{\mathrm{CC}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH |  |  |  |  |  |  |  |  |  |
| Analog signal range | $\underset{\substack{\mathrm{V}_{\mathrm{NC}} \\ \mathrm{~V}_{\mathrm{NC}}}}{\mathrm{~V}_{\mathrm{NO}}}$ |  |  |  |  | 0 |  | $\mathrm{V}_{\mathrm{cc}}$ | V |
| Peak ON resistance | $\mathrm{r}_{\text {peak }}$ | $\begin{aligned} & 0 \leq\left(\mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}\right) \leq \mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{I}_{\mathrm{COM}}=-8 \mathrm{~mA}, \end{aligned}$ | Switch ON, <br> See <br> Figure 10 | $25^{\circ} \mathrm{C}$ | 2.3 V |  |  | 0.35 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.45 |  |
| ON-state resistance | $r_{\text {on }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COM}}=-8 \mathrm{~mA}, \end{aligned}$ | Switch ON, See <br> Figure 10 | $25^{\circ} \mathrm{C}$ | 2.3 V |  |  |  | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.4 |  |
| ON-state resistance match between channels | $\Delta r_{\text {on }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.8 \mathrm{~V}, 0.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COM}}=-8 \mathrm{~mA}, \end{aligned}$ | Switch ON, <br> See <br> Figure 10 | $25^{\circ} \mathrm{C}$ | 2.3 V |  | 0.01 | 0.05 | $\Omega$ |
|  |  |  |  | Full |  |  | 0.05 | 0.05 |  |
| ON-state resistance flatness | $\mathrm{r}_{\text {on(flat) }}$ | $\begin{aligned} & 0 \leq\left(\mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}\right) \leq \mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{I}_{\mathrm{COM}}=-8 \mathrm{~mA}, \end{aligned}$ | Switch ON, <br> See <br> Figure 10 | $25^{\circ} \mathrm{C}$ | 2.3 V | 0.05 |  |  | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0.8 \mathrm{~V}, 1.8 \mathrm{~V} \text {, } \\ & \mathrm{I}_{\mathrm{COM}}=-8 \mathrm{~mA}, \end{aligned}$ | Switch ON, <br> See <br> Figure 10 | $25^{\circ} \mathrm{C}$ |  |  | 0.03 | 0.08 |  |
|  |  |  |  | Full |  |  |  | 0.1 |  |
| NC, NO OFF leakage current | $I_{\text {NC(OFF) }}$, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=2.2 \mathrm{~V}$, or <br> $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=2.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.5 \mathrm{~V}$, | Switch OFF, <br> See <br> Figure 11 | $25^{\circ} \mathrm{C}$ | 2.7 V | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -50 |  | 50 |  |
| NC, NO ON leakage current | $\mathrm{I}_{\mathrm{NC}(\mathrm{ON})}$, $\mathrm{I}_{\mathrm{NO}(\mathrm{ON})}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\text { Open, } \\ & \text { or } \\ & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=2.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\text { Open, } \end{aligned}$ | Switch ON, See Figure 12 | $25^{\circ} \mathrm{C}$ | 2.7 V | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -100 |  | 100 |  |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

## Electrical Characteristics for 2.5-V Supply (continued)

$\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to $2.7 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER | TEST CONDITIONS | TA | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH (continued) |  |  |  |  |  |  |
| COM <br> ON leakage <br> current $I_{\text {COM(ON }}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=$ Open, $\mathrm{V}_{\mathrm{COM}}=0.5 \mathrm{~V}$, Switch ON, <br> or See <br> $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=$ Open, $\mathrm{V}_{\mathrm{COM}}=2.2 \mathrm{~V}$, Figure 12 | $25^{\circ} \mathrm{C}$ Full | 2.7 V | -10 -100 | 10 100 | nA |

DIGITAL CONTROL INPUTS (IN1, IN2) ${ }^{(2)}$

| Input logic high | $\mathrm{V}_{\mathrm{IH}}$ |  | Full |  | 1.25 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input logic low | $\mathrm{V}_{\text {IL }}$ |  | Full |  |  |  | 0.5 | V |
| Input leakage current | $\mathrm{I}_{\mathrm{IH}}, \mathrm{I}_{\text {IL }}$ | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ or 0 | $25^{\circ} \mathrm{C}$ | 2.7 V | -40 | 5 | 40 | nA |
|  |  |  | Full |  | -50 |  | 50 |  |

DYNAMIC

| Charge injection | $Q_{C}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{GEN}}=0, \\ & \mathrm{R}_{\mathrm{GEN}}=0, \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=1 \mathrm{nF},$ <br> See <br> Figure 19 | $25^{\circ} \mathrm{C}$ | 2.5 V | 8 | pC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NC, NO OFF capacitance | $\mathrm{C}_{\mathrm{NC}(\mathrm{OFF})}$, $\mathrm{C}_{\mathrm{NO} \text { (OFF) }}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{CC}}$ or GND , Switch OFF, | See <br> Figure 13 | $25^{\circ} \mathrm{C}$ | 2.5 V | 90 | pF |
| NC, NO ON capacitance | $\mathrm{C}_{\mathrm{NC}(\mathrm{ON})}$, <br> $\mathrm{C}_{\mathrm{NO}(\mathrm{ON})}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{CC}}$ or GND , Switch ON, | See <br> Figure 13 | $25^{\circ} \mathrm{C}$ | 2.5 V | 250 | pF |
| COM ON capacitance | $\mathrm{C}_{\text {Com(ON) }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{CC}} \text { or GND, } \\ & \text { Switch ON, } \end{aligned}$ | See <br> Figure 13 | $25^{\circ} \mathrm{C}$ | 2.5 V | 250 | pF |
| Digital input capacitance | $\mathrm{C}_{1}$ | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ or GND, | See <br> Figure 13 | $25^{\circ} \mathrm{C}$ | 2.5 V | 2 | pF |
| Bandwidth | BW | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \text { Switch ON, } \end{aligned}$ | See <br> Figure 16 | $25^{\circ} \mathrm{C}$ | 2.5 V | 23 | MHz |
| OFF isolation | OISO | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{f}=1 \mathrm{MHz}, \end{aligned}$ | See <br> Figure 17 | $25^{\circ} \mathrm{C}$ | 2.5 V | -72 | dB |
| Crosstalk | $\mathrm{X}_{\text {TALK }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{f}=1 \mathrm{MHz}, \end{aligned}$ | See <br> Figure 18 | $25^{\circ} \mathrm{C}$ | 2.5 V | -96 | dB |
| Total harmonic distortion | THD | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=600 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \end{aligned}$ | $\begin{aligned} & \mathrm{f}=20 \mathrm{~Hz} \text { to } \\ & 20 \mathrm{kHz}, \\ & \text { See } \\ & \text { Figure } 20 \end{aligned}$ | $25^{\circ} \mathrm{C}$ | 2.5 V | 0.003\% |  |
| SUPPLY |  |  |  |  |  |  |  |
| Positive supply current | Icc | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{C C}$ or GND |  | $25^{\circ} \mathrm{C}$ | 2.7 V | 10 | nA |
|  |  |  |  | Full |  | 700 |  |

(2) All unused digital inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### 6.7 Electrical Characteristics for 1.8-V Supply

$V_{C C}=1.65 \mathrm{~V}$ to $1.95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER |  | TEST CONDITIONS |  | TA | $\mathrm{V}_{\mathrm{Cc}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH |  |  |  |  |  |  |  |  |  |
| Analog signal <br> range $\mathrm{V}_{\mathrm{COM}}$, <br> $\mathrm{V}_{\mathrm{NC}}$ |  |  |  |  |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Peak ON resistance | $\mathrm{r}_{\text {peak }}$ | $\begin{aligned} & 0 \leq\left(\mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}\right) \leq \mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{I}_{\mathrm{COM}}=-2 \mathrm{~mA}, \end{aligned}$ | Switch ON, <br> See Figure 10 | $25^{\circ} \mathrm{C}$ | 1.65 V |  | 0.4 | 0.7 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.8 |  |
| ON-state resistance | $r_{\text {on }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COM}}=-2 \mathrm{~mA}, \end{aligned}$ | Switch ON, <br> See Figure 10 | $25^{\circ} \mathrm{C}$ | 1.65 V |  | 0.3 | 0.45 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.5 |  |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

## Electrical Characteristics for 1.8-V Supply (continued)

$\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ to $1.95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER |  | TEST CONDITIONS |  | TA | $\mathrm{V}_{\mathrm{Cc}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH (continued) |  |  |  |  |  |  |  |  |  |
| ON-state resistance match between channels | $\Delta r_{\text {on }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0.6 \mathrm{~V}, 1.5 \mathrm{~V} \text {, } \\ & \mathrm{I}_{\mathrm{COM}}=-2 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ | 1.65 V |  | 0.02 | 0.04 | $\Omega$ |
|  |  |  |  | Full |  |  |  | 0.05 |  |
| ON-state resistance flatness | $r_{\text {on(flat) }}$ | $\begin{aligned} & 0 \leq\left(\mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}\right) \leq \mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{I}_{\mathrm{COM}}=-2 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ | 1.65 V | 0.13 |  |  | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0.6 \mathrm{~V}, 1.5 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COM}}=-8 \mathrm{~mA}, \end{aligned}$ | Switch ON, See Figure 10 | $25^{\circ} \mathrm{C}$ |  |  | 0.08 | 0.15 |  |
|  |  |  |  | Full |  |  |  | 0.2 |  |
| NC, NO OFF leakage current | $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1.65 \mathrm{~V}$, or <br> $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=1.65 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}$, | Switch OFF, <br> See Figure 11 | $25^{\circ} \mathrm{C}$ | 1.95 | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -50 |  | 50 |  |
| NC, NO ON leakage current | $\mathrm{I}_{\mathrm{NC}(\mathrm{ON})}$, <br> $\mathrm{I}_{\mathrm{NO}(\mathrm{ON})}$ | $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=$ Open, or <br> $\mathrm{V}_{\mathrm{NC}}$ or $\mathrm{V}_{\mathrm{NO}}=1.65 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=$ Open, | Switch ON, See Figure 12 | $25^{\circ} \mathrm{C}$ | 1.95 V | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -100 |  | 100 |  |
| COM ON leakage current | $\mathrm{I}_{\text {COM(ON }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=\text { Open, } \mathrm{V}_{\mathrm{COM}}=0.3 \mathrm{~V}, \\ & \text { or } \\ & \mathrm{V}_{\mathrm{NC}} \text { or } \mathrm{V}_{\mathrm{NO}}=\text { Open, } \mathrm{V}_{\mathrm{COM}}=1.65 \mathrm{~V}, \end{aligned}$ | Switch ON, See Figure 12 | $25^{\circ} \mathrm{C}$ | 1.95 V | -10 |  | 10 | nA |
|  |  |  |  | Full |  | -100 |  | 100 |  |

DIGITAL CONTROL INPUTS (IN1, IN2) ${ }^{(2)}$

(2) All unused digital inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### 6.8 Switching Characteristics for a 3-V Supply

$\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER |  | TEST CONDITIONS |  | TA | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dynamic |  |  |  |  |  |  |  |  |  |
| Turnon time | $\mathrm{t}_{\mathrm{ON}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ <br> See Figure 14 | $25^{\circ} \mathrm{C}$ | 2.5 V |  | 20 | 35 |  |
|  |  |  |  | Full | $\begin{aligned} & 2.3 \mathrm{~V} \\ & \text { to } \\ & 2.7 \mathrm{~V} \end{aligned}$ |  |  | 40 | ns |
| Turnoff time | $\mathrm{t}_{\text {OFF }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ <br> See Figure 14 | $25^{\circ} \mathrm{C}$ | 2.5 V |  | 12 | 25 |  |
|  |  |  |  | Full | $\begin{aligned} & 2.3 \mathrm{~V} \\ & \text { to } \\ & 2.7 \mathrm{~V} \end{aligned}$ |  |  | 30 | ns |
| Break-beforemake time | $t_{\text {BBM }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ <br> See Figure 15 | $25^{\circ} \mathrm{C}$ | 2.5 V | 1 | 10 | 25 |  |
|  |  |  |  | Full | $\begin{gathered} 2.3 \mathrm{~V} \\ \text { to } \\ 2.7 \mathrm{~V} \end{gathered}$ | 0.5 |  | 30 | ns |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

### 6.9 Switching Characteristics for a 2.5-V Supply

$\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to $2.7 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) ${ }^{(1)}$

| PARAMETER |  | TEST CONDITIONS |  | TA | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dynamic |  |  |  |  |  |  |  |  |  |
| Turnon time | ton | $\begin{aligned} & \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ <br> See Figure 14 | $25^{\circ} \mathrm{C}$ | 1.8 V |  | 23 | 45 |  |
|  |  |  |  | Full | $\begin{gathered} 1.65 \mathrm{~V} \\ \text { to } \\ 1.96 \mathrm{~V} \end{gathered}$ |  |  | 50 | ns |
| Turnoff time | tofF | $\begin{aligned} & \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \text {, }$ <br> See Figure 14 | $25^{\circ} \mathrm{C}$ | 1.8 V |  | 17 | 27 | ns |
|  |  |  |  | Full | $\begin{gathered} 1.65 \mathrm{~V} \\ \text { to } \\ 1.96 \mathrm{~V} \end{gathered}$ |  |  | 30 |  |
| Break-beforemake time | $t_{\text {BBM }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ <br> See Figure 15 | $25^{\circ} \mathrm{C}$ | 1.8 V | 2 | 14 | 30 | ns |
|  |  |  |  | Full | $\begin{gathered} 1.65 \mathrm{~V} \\ \text { to } \\ 1.96 \mathrm{~V} \end{gathered}$ | 1 |  | 35 |  |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

### 6.10 Switching Characteristics for a 1.8-V Supply


(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

### 6.11 Typical Characteristics



Figure 1. $\mathrm{r}_{\text {on }}$ vs $\mathrm{V}_{\text {com }}$
( $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ )


Figure 3. $\mathrm{r}_{\text {on }} \mathrm{vs} \mathrm{V}_{\text {com }}$
( $\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V}$ )


Figure 5. $\mathrm{t}_{\mathrm{ON}}$ and $\mathrm{t}_{\text {OFF }}$ vs Supply Voltage

$$
\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)
$$



Figure 2. $\mathrm{r}_{\text {on }}$ vs $\mathrm{V}_{\text {com }}$
$\left(\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}\right)$


Figure 4. Charge Injection $\left(Q_{C}\right)$ vs $V_{\text {com }}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )


Figure 6. Bandwidth

## Typical Characteristics (continued)



Figure 7. OFF Isolation


Figure 8. Crosstalk


Figure 9. Total Harmonic Distortion vs Frequency

## 7 Parameter Measurement Information



Figure 10. ON-State Resistance


OFF-State Leakage Current
Channel OFF
$\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\text {IL }}$

Figure 11. OFF-State Leakage Current
( $\left.I_{\text {NC(OFF) }}, I_{\text {NC(PWROFF) }}, I_{\text {NO(OFF) }}, I_{\text {NO(PWROFF) }}, I_{\text {COM(OFF) }}, I_{\text {COM(PWROFF) }}\right)$


Figure 12. ON-State Leakage Current ( $\left.\mathrm{I}_{\mathrm{COM}(\mathrm{ON})}, \mathrm{I}_{\mathrm{NC}(\mathrm{ON})}, \mathrm{I}_{\mathrm{NO}(\mathrm{ON})}\right)$


Figure 13. Capacitance $\left.\mathrm{C}_{\mathrm{l}}, \mathrm{C}_{\mathrm{NC}(\mathrm{OFF})}, \mathrm{C}_{\mathrm{NO}(\mathrm{OFF})}, \mathrm{C}_{\mathrm{NC}(\mathrm{ON})}, \mathrm{C}_{\mathrm{NO}(\mathrm{ON})}\right)$

(1) All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$, $\mathrm{t}_{\mathrm{r}}<5 \mathrm{~ns}$, $\mathrm{t}_{\mathrm{f}}<5 \mathrm{~ns}$.
(2) $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Figure 14. Turn-On ( $\mathrm{t}_{\mathrm{ON}}$ ) and Turn-Off Time ( $\mathrm{t}_{\mathrm{ofF}}$ )


Figure 15. Break-Before-Make Time ( $\mathrm{t}_{\mathrm{BBM}}$ )


Channel ON: NC to COM $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND

Figure 16. Bandwidth (BW)


Channel OFF: NC to COM
$\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND

Network Analyzer Setup
Source Power $=0 \mathrm{dBm}$ ( $632-\mathrm{mV}$ P-P at $50-\Omega$ load) DC Bias $=350 \mathrm{mV}$

Figure 17. OFF Isolation ( $\mathrm{O}_{\text {Iso }}$ )


Channel ON: NC to COM Channel OFF: NO to COM $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{GND}^{2}$

## Network Analyzer Setup

Source Power $=0 \mathrm{dBm}$ ( $632-\mathrm{mV}$ P-P at $50-\Omega$ load) DC Bias $=350 \mathrm{mV}$

Figure 18. Crosstalk ( $\mathrm{X}_{\text {TALK }}$ )


$$
\begin{aligned}
& \mathrm{V}_{\mathrm{GEN}}=0 \text { to } \mathrm{V}_{\mathrm{CC}} \\
& \mathrm{R}_{\mathrm{GEN}}=0 \\
& \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF} \\
& \mathrm{Q}_{\mathrm{C}}=\mathrm{C}_{\mathrm{L}} \times \Delta \mathrm{V}_{\mathrm{COM}} \\
& \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}
\end{aligned}
$$

A. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$, $\mathrm{t}_{\mathrm{r}}<5 \mathrm{~ns}$, $\mathrm{t}_{\mathrm{f}}<5 \mathrm{~ns}$.
B. $\quad C_{L}$ includes probe and jig capacitance.

Figure 19. Charge Injection ( $Q_{C}$ )

| Channel ON: COM to NO | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ |
| :--- | :--- | :--- |
| $\mathrm{~V}_{\text {SOURCE }}=\mathrm{V}_{\text {CC }}$ P-P | Source Signal =20 Hz to 20 kHz | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |


A. $C_{L}$ includes probe and jig capacitance.

Figure 20. Total Harmonic Distortion (THD)

## 8 Detailed Description

### 8.1 Overview

The TS3A24159 is a 2-channel single-pole double-throw (SPDT) bidirectional analog switch that is designed to operate from 1.65 V to 3.6 V . It offers low ON -state resistance and excellent ON -state resistance matching with the break-before-make feature, to prevent signal distortion during the transferring of a signal from one channel to another. The device has excellent total harmonic distortion (THD) performance, low ON-state resistence, and consumes very low power. These are some of the features make this device suitable for a variety of markets and many different applications.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

The TS3A24159 device is bidirectional with two single-pole, double-throw switches. Each of the two switches are controlled independently by two digital signals.

### 8.4 Device Functional Modes

Table 1. Function Table

| IN | NC TO COM, <br> COM TO NC | NO TO COM, <br> COM TO NO |
| :---: | :---: | :---: |
| L | ON | OFF |
| $H$ | OFF | ON |

## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The switch of the TS3A23159 device is bidirectional. Hence, NO, NC and COM pins can be used as both inputs or outputs.

### 9.2 Typical Application



### 9.2.1 Design Requirements

Ensure that all of the signals passing through the switch are with in the specified ranges to ensure proper performance.

Table 2. Design Parameters

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 1.65 | 3.6 | V |
| $\mathrm{V}_{\mathrm{NC}}$ <br> $\mathrm{V}_{\mathrm{NO}}$ <br> $V_{\text {COM }}$ | Signal Voltage | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {IN }}$ | Digital Input Voltage | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |

### 9.2.2 Detailed Design Procedure

The TS3A23159 device can be properly operated without any external components. However, it is recommended that unused pins must be connected to ground through a $50-\Omega$ resistor to prevent signal reflections back into the device. It is also recommended that the digital control pins (IN1 and IN2) be pulled up to VCC or down to GND to avoid undesired switch positions that could result from the floating pin.
Select the appropriate supply voltage to cover the entire voltage swing of the signal passing through the switch because the TS3A23159 input/output signal swing through NO and COM are dependant of the supply voltage VCC.

### 9.2.3 Application Curve



Figure 21. $\mathrm{r}_{\mathrm{ON}}$ vs $\mathrm{V}_{\text {COM }}$

## 10 Power Supply Recommendations

- Proper power-supply sequencing is recommended for all CMOS devices.
- Do not exceed the absolute maximum ratings, because stresses beyond the listed ratings can cause permanent damage to the device.
- Always sequence VCC on first, followed by NO or COM.
- Although it is not required, power-supply bypassing improves noise margin and prevents switching noise propagation from the VCC supply to other components.
- A $0.1-\mu \mathrm{F}$ capacitor, connected from VCC to GND, is adequate for most applications.


## 11 Layout

### 11.1 Layout Guidelines

To ensure reliability of the device, following common printed-circuit board layout guidelines is recommended. Bypass capacitors must be used on power supplies. Short trace lengths should be used to avoid excessive loading.

### 11.2 Layout Example



Figure 22. Layout Example

## 12 Device and Documentation Support

### 12.1 Documentation Support

### 12.1.1 Related Documentation

For related documentation see the following: Implications of Slow or Floating CMOS Inputs, SCBA004

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TS3A24159DGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (L8Q ~ L8R) | Samples |
| TS3A24159DGSRG4 | ACTIVE | VSSOP | DGS | 10 | 2500 | $\begin{aligned} & \text { Green (RoHS } \\ & \& \text { no } \mathrm{Sb} / \mathrm{Br}) \end{aligned}$ | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (L8Q ~ L8R) | Samples |
| TS3A24159DRCR | ACTIVE | VSON | DRC | 10 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | zWS | Samples |
| TS3A24159DRCRG4 | ACTIVE | VSON | DRC | 10 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | zWS | Samples |
| TS3A24159YZPR | ACTIVE | DSBGA | YZP | 10 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | L87 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by Tl to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TS3A24159DGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| TS3A24159DRCR | VSON | DRC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TS3A24159YZPR | DSBGA | YZP | 10 | 3000 | 178.0 | 9.2 | 1.49 | 1.99 | 0.63 | 4.0 | 8.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TS3A24159DGSR | VSSOP | DGS | 10 | 2500 | 358.0 | 335.0 | 35.0 |
| TS3A24159DRCR | VSON | DRC | 10 | 3000 | 367.0 | 367.0 | 35.0 |
| TS3A24159YZPR | DSBGA | YZP | 10 | 3000 | 220.0 | 220.0 | 35.0 |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Small Outline No-Lead (SON) package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present

DRC (S-PVSON-N10)

## PLASTIC SMALL OUTLINE NO-LEAD

THERMAL INFORMATION
This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.
The exposed thermal pad dimensions for this package are shown in the following illustration.


Exposed Thermal Pad Dimensions
4206565-3/Y 08/15
NOTE: A. All linear dimensions are in millimeters

DRC (S-PVSON-N10)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC -7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com 〈http: //www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion.
D. Falls within JEDEC MO-187 variation BA.

## IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

Tl's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.
Tl's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate Tl products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.
Tl's provision of TI Resources does not expand or otherwise alter Tl's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such Tl Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .
TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify Tl and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

